High-Speed BiCMOS Comparator

  • Jirawath, Parnklang (Department of Electronics, Faculty of Engineering, King Mongkut's Institute of Technology Ladkrabang) ;
  • Wanchana, Thongtungsai (Department of Electronics, Faculty of Engineering, King Mongkut's Institute of Technology Ladkrabang)
  • Published : 2000.10.01

Abstract

This paper introduces the design of BiCMOS latched comparator circuit for high-speed system application, which can be used in data conversion, instrumentation, communication system etc. By exploiting the advantage technology of the combination of both the bipolar transistor and the CMOS transistor devices. The comparator circuit includes an input stage that combines MOS sampling with a bipolar regenerative amplifier. The resistive load of conventional current-steering comparator is replaced by a load, which is made by a NMOS transistor. The advantage of design and PSPICE simulation of BiCMOS latched comparator are the circuit will obtain wide bandwidth with lowest power consumption at a single supply voltage. All the characteristics of the proposed BiCMOS latched comparator circuit is carried out by simulation program.

Keywords