Design of burst receiver with symbol timing and carrier synchronization

심벌동기와 반송파동기를 가진 버스트 수신기의 설계

  • 남옥우 (창원전문대학 전자통신과)
  • Published : 2001.11.01

Abstract

In this paper we describe the design of symbol timing and carrier synchronization algorithms for burst receiver. The demodulator consists of digital down converter, matched filter and synchronization circuits. For symbol timing recovery we use modified Gardner algorithm. And we use decision directed method for carrier phase recovery. For the sake of performance analysis, we compare simulation results with the board implemented by FPGA which is APEX20KE series chip for Alter. The performance results show it works quite well up to the condition that a frequency offset equal to 0.1% of symbol rate.

Keywords