비트 및 워드 연산용 초고속 프로세서 설계

The Design of High Speed Bit and Word Processor

  • 허재동 (청주대학교 이공대학 전자공학과) ;
  • 양오 (청주대학교 이공대학 전자공학과)
  • Her, Jae-Dong (Dept. of Electronic Engineering, Chongju Univ.) ;
  • Yang, Oh (Dept. of Electronic Engineering, Chongju Univ.)
  • 발행 : 2002.07.10

초록

This paper presents the design of high speed bit and word processor for sequence logic control using a FPGA. This FPGA is able to execute sequence instruction during program fetch cycle, because the program memory was separated from the data memory for high speed execution at 40MHz clock. Also this processor has 274 instructions set with a 32bit fixed width, so instruction decoding time and data memory interface time was reduced. This FPGA was synthesized by V600EHQ240 and Foundation tool of Xilinx company. The final simulation was successfully performed under Foundation tool simulation environment. And the FPGA programmed by VHDL for a 240 pin HQFP package. Finally the benchmark was performed to prove that the designed for bit and word processor has better performance than Q4A of Mitsubishi for the sequence logic control.

키워드