An Efficient Architecture of Transform & Quantization Module in MPEG-4 Video Codec

  • Kibum suh (Dept. of Electronic and Communication Eng. Woosong Univ.) ;
  • Song, In-Kuen (Dept. of Electronic and Communication Eng. Woosong Univ.)
  • Published : 2002.07.01

Abstract

In this paper, a VLSI architecture for transform and quantization module, which consists of 2D-DCT, quantization, AC/DC prediction block, scan conversion, inverse quantization and 2D-IDCT, is presented. The architecture of the module is designed to handle a macroblock data within 1064 cycles and suitable for MPEG-4 video codec handling CIF image formats. Only single 1-D DCT/IDCT cores are used for the design instead of 2-D DCT/IDCT, respectively. 1-bit serial distributed arithmetic architecture is adopted for 1-D DCT/IDCT to reduce the hardware area in this architecture. As the result, the maximum utilization of hardware can be achieved, and power consumption can be minimized. The proposed design is operated on 27MHz clock. The experimental results show that the accuracy of DCT and IDCT meet the IEEE specification.

Keywords