Design of a High Performance $8{\times}8$ Multiplier Using Current-Mode Quaternary Logic Technique

전류 모드 4치 논리 기술을 이용한 고성능 $8{\times}8$ 승산기 설계

  • Published : 2003.11.21

Abstract

This paper proposes high performance $8{\times}8$ multiplier using current-mode quaternary logic technique. The multiplier is functionally partitioned into the following major sections: partial product generator block(binary-quaternary logic conversion), current-mode quaternary logic full-adder block, quaternary-binary logic conversion block. The proposed multiplier has 4.5ns of propagation delay and 6.1mW of power consumption. Also, this multiplier can easily adapted to binary system by the encoder, the decoder. This circuit is simulated under 0.35um standard CMOS technology, 5uA unit current, and 3.3V supply voltage using Hspice.

Keywords