# Current Saturation Improvement of Poly-Si TFTs for Analog Circuit Integration

<u>Woo-Jin Nam</u>, Sang-Myeon Han, Hye-Jin Lee, and Min-Koo Han School of electrical engineering, Seoul National University, Seoul, Korea Phone: +82-2-880-7992, Fax: +82-2-883-0827, E-mail: <u>jintree@emlab.snu.ac.kr</u>

#### Abstract

New poly-Si TFTs have been proposed and fabricated in order to increases the output channel resistance  $(r_o)$ . The counter-doped  $(p^+)$  source is tied to the  $n^+$ source and is extended into the channel region so that it employs the reverse bias depletion in the channel. As  $V_{DS}$  is increased, the depletion width is increased and the effective channel width is reduced. Therefore, the output current saturates well and the  $r_o$  is increased successfully. The proposed CMOS devices may improve the amplifier gain of data driver in active-matrix displays

#### **1.** Introduction

Polycrystalline silicon thin film transistors (Poly-Si TFTs), of which the mobility and on-current is rather large, has attracted a considerable attention for AMLCDs and AMOLEDs [1-2]. Recently, the panel integration using the poly-Si TFTs is going to realize by high-performance transistors and the circuit design developments. However, the kink current due to an inherent floating body structure of thin film transistor is a critical issue [3]. Also, the channel resistance is not practically too large so that the saturation current would be rather increased as  $V_{DS}$  is increased. The output resistance should be increased in order to achieve high-performance poly-Si driver circuits such as a high gain amplifier for an analog buffer, a stable current source [4].

The purpose of our work is to propose the poly-Si TFTs employing reverse bias depletion for kink suppression and highly current saturation. The counter-doped (p+) source is embedded into the channel region so that p+n junction is formed in the channel region. The p+ terminal can collect the hole currents due to the electron-hole generation so that the kinks are suppressed and the output resistance would be increased. Also, as  $V_{DS}$  is increased, the channel width is effectively controlled by reverse biased p+n depletion. Therefore, the output resistance (r<sub>o</sub>) is

increased and the saturation slope  $(1/r_o)$  is successfully decreased. The proposed CMOS poly-Si TFTs may be employed to the analog circuitry such as differential amplifiers, analog buffers, current source.

#### 2. Proposed Device Physics

The proposed poly-Si TFT employing counterdoped source is shown in Figure **h**. In the n-type poly-SI TFTs, the counter-doped p+ source is tied to n+ source and prolonged into the channel region. Therefore,  $p^+n$  junction is formed in the channel region when the n-channel is formed in the surface of channel by  $V_{GS} > V_{TH}$ . In the experiment, the width and length of the channel is W = 15µm and L =  $20\mu m$ , repectively. The width and length of prolonged p+ source are Wp = 4µm and Lp = 15µm. The proposed structure employs n-type and p-type selfalign doping by the gate and is compatible to the conventional CMOS process.



Figure 1. (a) The proposed poly-Si TFT employing the counter-doped p+ region (b) The effective channel width reduction according to  $V_{DS}$  increase

## P-6 / W. J. Nam

The extended p+ source is constituted in the ntype channel region in order to achieve a reverse bias depletion. At once,  $V_{GS}$  is biased larger than  $V_{TH}$ , the transistor turns on and the inversion layer (n-channel) is formed in the channel region. Since the p+ body is tied to the n+ source and biased lower than the channel potential, there will be created the depletion between the extended p+ body and the n-channel current path. When  $V_{DS}$  is increased, the channel potential is also increased and the reverse bias ( $V_R$ ) of p<sup>+</sup>n depletion is increased and the depletion width ( $W_{depl}$ ) is increased as follows [5],

$$x_{n} = \sqrt{\frac{2\epsilon_{s} (V_{bi} + V_{R})}{e}} \frac{N_{a}}{N_{d}} \left[\frac{1}{N_{a} + N_{d}}\right]$$

Here, it is noted that the depletion width is functional to the  $V_R$  and the  $V_R$  is also functional to the  $V_{DS}$ . The counter-doped source is highly  $p^+$  doped compared with the created n-channel concentration in the undoped channel so that almost depletion width may belongs to the n-channel region ( $W_{depl} = x_p + x_n \cong x_n$ ).

In the depletion region, the current path is not allowed so that the channel width is reduced effectively ( $W_{eff} = W-2x_n$ ). For  $V_R = 1.5V$ , the  $x_n$  is calculated by 0.55µm and  $W_{eff} = 7-1.1 = 5.9µm$ . Therefore,  $I_{DS}$  current equations of the conventional and the proposed poly-Si TFTs may be described by the equation as follows,

$$\begin{split} I_{\rm DS} &= -\frac{W_{\rm eff}\,\mu C_{\rm ox}}{2L} \, (V_{\rm GS} - V_{\rm TH})^2 [1 + \lambda (V_{\rm DS} - V_{\rm DS,SAT})] \\ &= -\frac{(W - 2x_{\rm n})\,\mu C_{\rm ox}}{2L} \, (V_{\rm GS} - V_{\rm TH})^2 [1 + \lambda (V_{\rm DS} - V_{\rm DS,SAT})] \\ &= -\frac{W\mu C_{\rm ox}}{2L} \, (V_{\rm GS} - V_{\rm TH})^2 [1 + \lambda (V_{\rm DS} - V_{\rm DS,SAT})] [1 - \alpha \sqrt{f(V_{\rm DS})}] \end{split}$$

Here, the lamda ( $\lambda$ ) is denoted by the current saturation factor [6], which is obtained empirically due to the kink effect and the low output resistance of poly-Si TFTs. In the proposed devices, the current increase according to V<sub>DS</sub> may be suppressed by the reduced channel width as illustrated in Figure 1b. In our proposed device, the channel length and width may be scaled and reduced for various applications. If the dimensions of TFTs are small, the effective width reduction is dominant and the current saturation would be improved.

## **3.** Experimental Results

The fabrication process is compatible with the conventional CMOS LTPS ( $450^{\circ}$ C) process and no additional mask step is required Figure 2 shows the photography of the fabricated poly-Si TFT of 20µm channel length. The crystallization of aSi film and the source and drain activation was performed by XeCl ( $\lambda$ =308nm) excimer laser. The p+ body terminal is formed compatibly to the p+ source and drain process of pMOS.



Figure 2. The photography of the faricated poly-Si TFT employing the extended counter-doped body terminals in the channel

The measured output characteristics of the conventional and the proposed poly-Si TFT is shown in Figure 3. The channel width and length of the conventional TFT is 15 µm and 20 µm, respectively. In the proprosed one, the width at the drain is also 15µm, while the width is narrrowed to 7µm at the source due to the extended p+ bodies. The output saturation current of conventional TFT is increased as  $V_{DS}$  is increased, while that of proposed TFT is suppressed successfully. It is because the counter-doped p+ node induces a reverse bias depletion into the n-channel region and the current path is narrowered as V<sub>DS</sub> increased. The output resistance  $(r_0)$ , which is inversely proportional to the saturation slope  $(1/r_0 =$  $\partial V_{DS}$  /  $\partial I_{DS}$ ), is  $r_o = 1.67 \text{ V/}\mu\text{A}$  @V<sub>GS</sub>=9V and  $V_{DS}=6\sim10V$ , and is increased by 3.3 times larger than the conventional one (0.5 V/ $\mu$ A). The kink current is also suppressed and the kink starting points are retarded, which may be contributed by the hole collection of counter-doped  $p^+$  bodies [7].



Figure 3. The measured output current of the fabricated poly-Si TFTs

#### 4. Analog Circuit Design

### 4.1 Differential Amplifier

The large  $r_0$  is important to achieve the analog circuits of the data driver employing poly-Si TFTs. In the differential amplifier (Figure 4), the gain  $(A_v)$  is dependent on the transconductance  $(g_m)$  and output resistance  $(r_0)$  as follows [8],

$$A_{\nu} = -g_{m} \cdot (r_{oN} || r_{oP})$$
$$g_{m} = (2 \cdot \mu_{n} \cdot \text{Cox} \cdot (W/L) \cdot I_{D})$$



Figure 4. The differential amplifier circuits employing the extended counter-doped body in M1 and M2 transistors

In order to increase the gain, the  $g_m$  as well as  $r_o$  should be increased. However, when the channel length is decreased and  $g_m$  is increased, the  $r_o$  would be decreased typically. In the proposed device, the  $r_o$  is rather larger compared with the conventional one so that the gain is increased for the same channel length.

In Figure 3, the transconductances of the conventional and the proposed device at  $V_{DS}$ =3V and  $V_{GS}$ =5V are calculated. Since the current level in the saturation regime is 6.054µA and 3.425µA,

$$g_{mconv} = (2.179 \cdot 3.5 \cdot 10^{-8} \cdot (15/20) \cdot 6.054 \cdot 10^{-6})$$
  
= 7.5 (µA/V)  
$$g_{mpropsd} = (2.179 \cdot 3.5 \cdot 10^{-8} \cdot (7/20) \cdot .3.425 \cdot 10^{-6})$$
  
= 3.8 (µA/V)

In the proposed, it is difficult to obtain the exact  $g_n$  value because the width dimension varies in the channel (7µm to 15µm in Figure 2). Thus, we assume and calculated the width = 7µm in convenience. And the output resistance ( $r_{oN}$ ) is calculated at  $V_{GS}$ =5V and  $V_{DS}$ =3~8V,

$$\begin{aligned} r_{oN,conv} &= (8-3) / (8.558 - 6.054) = 2 \text{ M}\Omega \\ r_{oN,propsd} &= (8-3) / (3.866 - 3.425) = 11.3 \text{ M}\Omega \end{aligned}$$

In order to examine the amplifier gain, we assume  $r_{oP} = 4 \cdot r_{oN.conv} = 8M\Omega$ . Then the gain will be,

$$\begin{aligned} A_{v.conv} &= -7.5 \mu \cdot (2M \parallel 8M) = -12 \\ A_{v.propsd} &= -3.8 \mu \cdot (11.3M \parallel 8M) = -17.8 \end{aligned}$$

Therefore, the gain using the proposed device is rather large compared with the conventional case. The gain of amplifier varies with the current level of the current source Iss, the input voltages, the dimensions transistors. Therefore, the of the numerical comparison of the gain values (17.8 by 12) does not conclude a considerable improvement exactly. However, the overall gain of multi-stage amplifier is multiplied by each gain of stages so that it may depend on the starting gain value considerably. The  $r_{oP}$  is higher than  $r_{oN}$  typically and the gain may be maximized up to  $A_v \sim -g_m r_{oN}$  when  $r_{oN}$  $r_{oP}$ . The increase of gain means the decrease of the offset deviation when we design the unit-gain buffer.

## 4.2 AMOLED Pixel Circuits

Recently, poly-Si TFT is considered for the pixel driving elements of active-matrix organic light emitting diode (AMOLED) display. For OLED current driving TFT, a kink current reduction with high output resistance ( $r_o$ ) is required for an analog-voltage controlled transsistor in the saturation regime. The OLED current may vary by the V<sub>DS</sub> variation and it also varies when the threshold voltage of OLED is non-uniformly shifted and degraded as shown in Figure 5. Therefore, kink-free output characteristics become more important in AMOLED pixel TFTs for controllable OLED current. The improved saturation characteristics may be immune against the OLED current variation due to the threshold voltage degradation of OLED as well as kink characteristics.



Figure 5. AMOLED pixel circuit and the OLED current variation by the output characteristics of OLED and TFT

The proposed extended counter-doped terminal poly-Si TFTs reduce kink current so that they are applicable to AMOLED pixel circuit. The brightness of OLED luminance is sensitive to the current level within ~1 $\mu$ A. In other words, the gray scale may vary by the small current no more than 20nA difference. Therefore, the pixel circuit employing the proposed device would exhibit rather uniform brightness. Although the pixel circuit is designed by CMOS process rather than nMOS or pMOS only, the approach for reduction of the control signal lines is reported now [10].

### 5. Conclusions

The current saturation of poly-Si TFTs should be improved in order to achieve the high-performance poly-Si analog circuit integration. The proposed poly-Si TFT employs the extended counter-doped body terminals in order to increase the output resistance. As the drain bias is increased, it controls the effective channel width by the reverse bias depletion in the channel so that the currenti is well-saturated. And the counter-doped body does collect the generated holes due to the impact ionization, thus suppresses the kink current. The device fabrication is also compatible with the conventional CMOS LTPS process without any additional mask. The output characteristics of the proposed TFT will improve the performances of analog circuits such as an increase of the amplifier gain and the fine control of OLED current driving.

## 6. References

[1] J. H. Lee *et al*, *IEEE Electron Device Lett.* Vol. 25, pp. 280–282, 2004

[2] Y. Nakajima *et al, in Society for Information Displays (SID) Tech. Dig.*, 2004, pp. 864–867

[3] M. Hack *et al*, *IEEE Electron Device Lett*. Vol. 12, pp. 203–205, May, 1991

[4] H. G. Yang et al, *IEE Electronics Lett.*, Vol. 29, No. 1, pp.38–40, 1993

[5] Donald A. Neamen, Semiconductor Physics & Devices (2<sup>nd</sup> edition), IRWIN, pp. 219–221, 1997, ISBN 0-25-20869-7

[6] R. Jacob Baker, Harry W. Li, David E. Boyce, CMOS circuit design, layout, and simulation, Wiley-Interscience, pp. 96–98, 1998, ISBN 0-7803-3416-7

[7] J. S. Yoo et al, IEEE IEDM Tech. Digest, pp. 217–220, 2000

[8] B. Razavi, Design of Analog CMOS Integrated Circuits, Mc Graw Hill, pp. 296–297, 2001, ISBN 0-07-118815-0

[9] S. H. Jung *et al*, *IEEE Electron Device Lett.* Vol. 25, pp. 690–692, Oct, 2004

[10] S. M. Choi et al, in Society for Information Displays (SID) Tech. Dig., 2004, pp. 260–263