An implementation of the hybrid SoC for multi-channel single tone phase detection

다채널 단일톤 신호의 위상검출을 위한 Hybrid SoC 구현

  • 이완규 (중앙대학 전자전기공학부) ;
  • 김병일 (중앙대학 전자전기공학부) ;
  • 장태규 (중앙대학 전자전기공학부)
  • Published : 2006.10.27

Abstract

This paper presents a hybrid SoC design for phase detection of single tone signal. The designed hybrid SoC is composed of three functional blocks, i.e., an analog to digital converter module, a phase detection module and a controller module. A design of the controller module is based on a 16-bit RISC architecture. An I/O interface and an LCD control interface for transmission and display of phase measurement values are included in the design of the controller module. A design of the phase detector is based on a recursive sliding-DFT. The recursive architecture effectively reduces the gate numbers required in the implementation of the module. The ADC module includes a single-bit second-order sigma-delta modulator and a digital decimation filter. The decimation filter is designed to give 98dB of SNR for the ADC. The effective resolution of the ADC is enhanced to 98dB of SNR by the incorporation of a pre FIR filter, a 2-stage cascaded integrator- comb(CIC) filter and a 30-tab FIR filter in the decimation. The hybrid SoC is verified in FPGA and implemented in 0.35 CMOS Technology.

Keywords