Design of a 2.5GHz $0.25{\mu}m$ CMOS Dual-Modulus Prescaler

2.5GHz $0.25{\mu}m$ CMOS Dual-Modulus 프리스케일러 설계

  • Published : 2006.10.27

Abstract

A prescaler is an essential building block for PLL-based frequency synthesizers and must satisfy high-speed and low-power characteristics. The design of D-flip flips used in the prescaler implementation is thus critical. In this paper a 64/65, 128/129 dual-modulus prescaler is designed using a $0.25{\mu}m$ CMOS process. In the design a new dynamic D-flip flop is employed, where glitches are minimized using discharge suppression scheme, speed is improved by making balanced propagation delay, and low power consumption is achieved by removing unnecessary discharge. The designed prescaler operates up to 2.5GHz and consumes 3.1mA at 2.5GHz operation.

Keywords