Delay Time Modeling for ED MOS Logic LSI and Multiple Delay Logic Simulator

ED MOS 논리 LSI 의 지연시간 모델링과 디자인 논리 시뮬레이터

  • 김경호 (한국과학연구원 전기 및 전자공학과) ;
  • 전영준 (한국과학연구원 전기 및 전자공학과) ;
  • 이창우 (한국과학연구원 전기 및 전자공학과) ;
  • 박송배 (한국과학연구원 전기 및 전자공학과)
  • Published : 1987.04.01

Abstract

This paper is concerned with an accurate delay time modling of the ED MOS logic gates and its application to the multiple delay logic simulator. The proposed delay model of the ED MOS logic gate takes account of the effects of not only the loading conditions but also the slope of the input waveform. Defining delay as the time spent by the current imbalance of the active inverter to charge and discharge the output load, with respect to physical reference levels, rise and fall model delay times are obtained in an explicit formulation, using optimally weighted imbalance currents at the end points of the voltage transition. A logic simulator which uses multiple rise/fall delays based on the model as decribed in the above has been developed. The new delay model and timing verification method are evaluated with repect to delay accuracy and execution time.

Keywords