Switch Level Logic Simulator Using Polynomial MOS Delay Model

다형식 MOS 지연시간 모델을 이용한 스윗치레벨 논리 시뮬레이터

  • Jun, Young-Hyun (Dept. of Electrical Eng., KAIST) ;
  • Jun, Ki (Dept. of Electrical Eng., KAIST) ;
  • Park, Song-Bai (Dept. of Electrical Eng., KAIST)
  • 전영현 (한국과학기술원 전기 및 전자공학과) ;
  • 전기 (한국과학기술원 전기 및 전자공학과) ;
  • 박송배 (한국과학기술원 전기 및 전자공학과)
  • Published : 1988.06.01

Abstract

A new technique is proposed for switch-level logic simulation for NMOS and CMOS logic circuits. For the simple inverter the rise or fall delay time is approximated by a product of polynomials of the input waveform slope, the output loading capacitance and the device configuration ratio, the polynomial coefficients being so determined as to best fit the SPICE simuladtion results for a given fabrication process. This approach can easily and accurately be extened to the case of multiple input transitions. The simulation results show that proposed method can predict the delay times within 5% error and with a speed up by a factor of three orders of magnitude for several circuits tested, as compared with the SPICE simulation.

Keywords