완전탐색 블럭정합 알고리듬을 이용한 움직임 추정기의 VLSI 설계 및 구현

Design and Implementation of Motion Estimation VLSI Processor using Block Matching Algorithm

  • 이용훈 (한국과학기술연구원 정보전자연구부) ;
  • 권용무 (한국과학기술연구원 정보전자연구부) ;
  • 박호근 (한국과학기술연구원 정보전자연구부) ;
  • 류근장 (한국과학기술연구원 정보전자연구부) ;
  • 김형곤 (한국과학기술연구원 정보전자연구부) ;
  • 이문기 (연세대학교 전자공학과)
  • 발행 : 1994.09.01

초록

This paper presents a new high-performance VLSI architecture and VLSI implementation for full-search block matching algorithm. The proposed VLSI architecture has the feature of two directional parallel and pipeline processing, thereby reducing the PE idle time at which the direction of block matching operation within the search area is changed. Therfore, the proposed architecture is faster than the existing architectures under the same clock frequency. Based on HSPICE circuit simulation, it is verified that the implemented procesing element is operated successfully within 13 ns for 75 MHz operation.

키워드