조합 논리 회로의 경로 지연 고장 검출을 위한 가중화 임의 패턴 테스트 기법

A Weighted Random Pattern Testing Technique for Path Delay Fault Detection in Combinational Logic Circuits

  • 허용민 (한양대학교 전자공학과) ;
  • 임인칠 (한양대학교 전자공학과)
  • 발행 : 1995.12.01

초록

This paper proposes a new weighted random pattern testing technique to detect path delay faults in combinational logic circuits. When computing the probability of signal transition at primitive logic elements of CUT(Circuit Under Test) by the primary input, the proposed technique uses the information on the structure of CUT for initialization vectors and vectors generated by pseudo random pattern generator for test vectors. We can sensitize many paths by allocating a weight value on signal lines considering the difference of the levels of logic elements. We show that the proposed technique outperforms existing testing method in terms of test length and fault coverage using ISCAS '85 benchmark circuits. We also show that the proposed testing technique generates more robust test vectors for the longest and near-longest paths.

키워드