Design of an efficient multiplierless FIR filter chip with variable length taps

곱셈기가 없는 효율적인 가변탭 FIR 필터 칩 설계

  • 윤성현 (아주대학교 공과대학 전기전자공학부) ;
  • 선우명훈 (아주대학교 공과대학 전기전자공학부)
  • Published : 1997.06.01

Abstract

This paper propose a novel VLSI architecture for a multiplierless FIR filter chip providing variable-length taps. To change the number of taps, we propose two special features called a data-reuse structure and a recurrent-coefficient scheme. These features consist of several MUXs and registers and reduce the number of gates over 20% compared with existing chips using an address generation unit and a modulo unit. Since multipliers occupy large VLSI area, a multiplierless filter chip meeting real-time requirement can save large area. We propose a modified bit-serial multiplication algorithm to compute two partial products in parallel, and thus, the proposed filter is twice faster and has smaller hardware than previous multiplierless filters. We developed VHDL models and performed logic synthesis using the 0.8.mu.m SOG (sea-of-gate) cell library. The chip has only 9,507 gates, was fabricated, and is running at 77MHz.

Keywords