A pipeline synthesis for a trace-back systolic array viterbi decoder

역추적 시스토릭 어레이 구조 비터비 복호기의 파이프라인 합성

  • 정희도 (성균관대학교 전자전기 및 컴퓨터공학부) ;
  • 김종태 (성균관대학교 전자전기 및 컴퓨터공학부)
  • Published : 1998.03.01

Abstract

This paper presents a pipeline high-level synthesis tool for designing trace-back systolic array viterbi decoder. It consists of a dta flow graph(DFG) generator and a pipeline data path synthesis tool. First, the DFG of the vitrebi decoder is generated in the from of VHDL netlist. The inputs to the DFG generator are parameters of the convolution encoder. Next, the pipeline scheduling and allocationare performed. The synthesis tool explores the design space efficiently, synthesizes various designs which meet the given constraints, and choose the best one.

Keywords