# Design and Characterization of a 10 Gb/s Clock and Data Recovery Circuit Implemented with Phase-Locked Loop

Jae Ho Songal, Tae Whan Yoo, Jeong Hoon Ko, Chang Soo Park, and Jae Keun Kim

A clock and data recovery circuit with a phase-locked loop for 10 Gb/s optical transmission system was realized in a hybrid IC form. The quadri-correlation architecture is used for frequency- and phase-locked loop. A NRZ-to-PRZ converter and a 360 degree analogue phase shifter are included in the circuit. The jitter characteristics satisfy the recommendations of ITU–T. The capture range of 150 MHz and input voltage sensitivity of 100 mVp-p were showed. The temperature compensation characteristics were tested for the operating temperature from -10 to  $60\,^{\circ}\mathrm{C}$  and showed no increase of error. This circuit was adopted for the 10 Gb/s transmission system through a normal single-mode fiber with the length of 400 km and operated successfully.

## I. INTRODUCTION

The transmission rate of optical communication has been drastically increased since it was introduced in the late 1970s. At the present time, 10 Gb/s transmission systems are being deployed for the commercial service. The high speed circuit blocks for the 10 Gb/s signal processing, however, are still remained to be improved for the higher operating margin and the higher reliability. Especially, the clock and data recovery circuit (CDR) should be improved to maintain a sufficient decision phase margin over a wide operating temperature.

The function of CDR is to recover the clock from the transmitted data and retime the data with the recovered clock. The transmitted data include much timing jitter that generated from the chromatic dispersion and the noise of optical transmission channel. The CDR should be designed to be tolerable to this timing jitter and generate a clock with a small timing jitter.

The narrow band-pass filter for 10 GHz-clock extraction in CDR can be realized with either a dielectric resonator filter or a phase-locked loop (PLL) filter [1]–[2]. The CDR with a PLL has several advantages: the possibility of a monolithic integration, low cost and high reliability, and phase locking between the extracted clock and the data signal. Recently there have been reports on 10 Gb/s PLL CDR [3]–[4]. One is a hybrid IC format [3] and the other is a monolithic integrated with an external loop filter [4].

In this paper, we describe design techniques and performance of a PLL CDR in a hybrid format using a commercially available IC. A new non return to zero-to-pseudo return to zero (NRZ-to-PRZ) converter and a 360 degree analog phase shifter are developed for better performance. Section II discusses the

Manuscript received April 9, 1999; revised June 4, 1999. This work was done as a part of HAN/B-ISDN project. 
<sup>a</sup>Electronic mail: jhsong@etri.re.kr

circuit architecture and design details. In Section III, we will show the results of extensive characterization of the circuit and their relevance to the ITU-T standards [5]. Conclusions are presented in Section IV.

### II. CIRCUIT CONFIGURATION

Figure 1 shows the block diagram of CDR consisting of an input buffer amplifier, a clock recovery circuit, two sets of phase shifter, and a decision circuit. The 10 Gb/s data amplified by the input buffer are fed both to the decision circuit and to the clock recovery circuit. The clock recovery circuit extracts the clock from the 10 Gb/s NRZ data. The recovered clock is connected to the decision circuit through a phase shifter. The decision circuit retimes the input data by the recovered clock. The phase shifter adjusts the clock phase to an optimum position for the decision of the incoming data.



Fig. 1. The block diagram of 10 Gb/s clock recovery and data regeneration circuit.

The performance of CDR largely depends on the clock recovery circuit. Figure 2 shows the block diagram of the clock recovery circuit consisting of an NRZ-to-PRZ converter and a PLL circuit. The NRZ-to-PRZ converter transforms 10 Gb/s NRZ data into pseudo-RZ data that include a discrete clock signal in their spectrum.

Figure 3 shows the NRZ-to-PRZ converter. It obtains both a differentiated signal and a phase-inverted differentiated signal of an incoming data, and rectifies each signal with a half-wave rectifier, respectively, and then combines both signals to generate a pseudo-RZ signal. A Lange coupler is successfully configured to generate two differentiated signals and a bridge diode is used to rectify and combine them. The performance of the new NRZ-to-PRZ converter is comparable with that of a conventional signal converter implemented with EX-OR circuit. The ratio of clock amplitude to the noise spectral density was measured to be 90 dB which was about the same as that of EX-OR type, and it consumes negligible power and



Fig. 3. NRZ-to-PRZ converter.



Fig. 2. The block diagram of clock recovery circuit.



Fig. 4. The photograph of 10 GHz analogue phase shifter.

therefore has a good temperature stability. Therefore, the new NRZ-to-PRZ converter will be a favorable choice over the EX-OR type for a high-speed clock recovery circuit. In the PRZ signal, there are noise generated from the randomness of the input data. A band-pass filter with 0.9 GHz 3 dB-bandwidth filters out the noise around the clock signal.

The PLL circuit performing as a narrow band-pass filter is realized in a quadri-correlator frequency- and phase-locked loop (FPLL) [7]–[8]. The dc signal at the output of the IF mi x-er in Fig. 2 is proportional to the frequency difference between the input clock and the VCO output, and is negatively fed back to the VCO to reduce the frequency difference. This dc signal, however, causes a large voltage offset in PLL after the freuency-locked loop (FLL) completes its function. A switching circuit was built into the conventional FPLL to switch off the FLL signal and avoid the large voltage offset originated from the FLL signal. Besides, the CDR has a loss of signal detection function by using the switch circuit.

Figure 4 shows the photograph of a phase shifter. Two sets of phase shifter were used in CDR. One is for adjusting VCO clock phase to an optimum position for the decision of the incoming data and the other is for adjusting output clock phase. To assemble phase shifters into a CDR module, a size becomes a major design issue. The other issues are to minimize the magnitude and the variation of the insertion loss. In this work, we use a reflection-type analog phase shifter consisting of reflection load [9] and a 90 degree hybrid coupler. The reflection-type analog phase shifter produces the phase shift by reflecting the incident wave with a varactor diode whose capacitance varies according to the bias voltage. We derived the analytic formulas for both the phase shift and the insertion loss [10]. Using the formulas a small size 360 degree phase shifter could be implemented in a single stage hybrid coupler format. The



Fig. 5. The photograph of clock and date recovery circuit.

implemented phase shifter shows that the total phase shift range is 380 degree and insertion loss is  $-4.5\pm0.8$  dB with the control voltage varied from 0 to 15 V.

One of the important issues in CDR is to obtain a stable phase relationship between the incoming data and the extracted clock over the wide operating temperature. In this work this relative phase variation was minimized by adjusting the clock phase with the phase shifter whose control voltage is designed to vary according to the temperature utilizing a simple temperature sensor.

Figure 5 shows the photograph of the CDR. It consists of 4 alumina substrates of 25-mil thickness, two sets of 10 GHz mixer, and a FPLL loop filter built on a printed circuit board. The circuit size is  $99 \times 95 \times 15 \text{ mm}^3$ .

# III. PERFORMANCES

Figure 6 shows the output waveforms in the time domain in response to a pseudorandom binary sequence of the length  $2^{23}$ –1 at 10 Gb/s rate from a pulse pattern generator. The top trace is the eye diagram of the output data and the bottom trace is the recovered clock. The input voltage sensitivity—the minimum distinguishable data input voltage amplitude—is about 100 mV. The capture range is over 150 MHz, which is wide enough to cover the deviation of free running frequency of VCO due to changes of ambient temperature. The decision phase margin is measured to be 60 ps (216 degree).

The CDR was evaluated by the jitter characteristics—jitter tolerance, jitter transfer, jitter generation. Jitter tolerance is defined as the peak-to-peak amplitude of sinusoidal jitter causing a 1 dB-power penalty. A sinusoidal jitter is inserted into 10 Gb/s data by modulating the frequency of the reference clock of the pulse pattern generator with a sinusoidal wave. Figure 7



Fig. 6. Output waveform of 10 Gb/s CDR.



Fig. 7. Jitter tolerance at 10 Gb/s.

shows jitter tolerance measured at jitter frequencies ranged from 100 Hz to 10 MHz. The measured jitter tolerance shown in blocks is larger than the jitter tolerance limit obtained by extending the ITU-T recommendation to 10 Gb/s system.

The jitter transfer function is specified with 3 dB bandwidth and the peak value. The measured transfer function in Fig. 8 shows no peak value and the 3 dB bandwidth of 4.5 MHz. The transfer function also satisfies the ITU-T recommendation.

The rms jitter of the clock was measured by using commercial jitter analyzer. The rms jitter is 0.93 ps and the peak-to-



Fig. 8. Jitter transfer function at 10 Gb/s.

peak jitter is 4.3 ps which is smaller than 0.01 UI (1 ps) rms jitter or 0.1 UI (10 ps) peak-to-peak jitter recommended by the ITU-T.

The CDR compensated against the temperature was tested for the temperature from -10 to 60 degrees in chamber and showed no error in the whole temperature range. This CDR was adopted for the 10 Gb/s transmission system with a normal single-mode fiber of the length of 400 km and the chromatic dispersion of  $\sim 17$  ps/nm km.

#### VI. CONCLUSIONS

We developed a 10 Gb/s clock and data recovery module using a new NRZ-to-PRZ converter and two sets of analogue phase shifter in the quadri-correlation architecture. The implemented CDR shows the capture range of 150 MHz, the input voltage sensitivity of 100 mV, and the decision phase margin of 60 ps. An rms jitter generation of < 0.01 UI, good jitter-tolerance, and low jitter-transfer cutoff frequency, all of which meet the jitter requirements in the ITU–T recommendations. The CDR compensated against the operating temperature through the automatic adjustment of the clock phase was tested for the temperature from -10 to +60 degree and showed no error during the whole measurement period.

The NRZ-to-PRZ converter consumes negligible power and therefore has good temperature stability. This will be a favorable choice over the EX-OR type for a high-speed clock recovery circuit. The phase shifters enable input clock of decision circuit and output clock of CDR to have their optimum positions by changing their phase up to 360 degrees.

### **REFERENCES**

- D. Briggmann, G. Hanke, U. Langmann, and A. Pottbacker, "Clock Recovery Circuits up to 20 Gbit/s for Optical Transmission Systems," 1994 IEEE MTT-S Int. Microwave Symp. Dig., pp. 1093–1096.
- [2] P. Monteiro, J. N. Matos, A. Gameiro, and J. R. F. da Rocha, "20 Gbit/s DR Based Timing Recovery Circuit," *Electron. Lett.*, Vol. 30, No. 10, 1994, pp. 799–800.
- [3] "MOS43 10G CDR," datasheet, NTT Electronics Corp., Japan, 1998.
- [4] "10 Gbit/s STM-64 Receiver GD16244," datasheet, GIGA, Denmark, 1998.
- [5] Recommendation ITU-T G.958, Int'l Telecommunication Union, Geneva, 1992.
- [6] Tae Whan Yoo, Jae Ho Song, Moon Soo Park, and Shang Sub Shim, "A Novel Clock Extraction Circuit Using a New NRZ-to-PRZ Converter and a Dielectric Resonator Filter for 10 Gbit/x Optical Receiver," *IEEE Int. Microw. Symp.*, 1995, pp. 1395–1398.
- [7] R. R. Cordell, "A 50 MHz Phase- and Frequency-locked Loop," IEEE J. Solid-State Circuits, Vol. 14, No. 6, Dec. 1979, pp. 1003–1010.
- [8] H. Ransijn and P. O' Connor, "A PLL-based 2.5 Gb/s GaAs Clock and Data Regenerator IC," *IEEE J. Solid-State Circuits*, Vol. 26, No. 10, Oct. 1991, pp. 1345–1353.
- [9] J. I. Upshur and B. D. Geller, "Low-loss 360 Degree X-band Analogue Phase Shifter," *IEEE Int. Microw. Symp.*, May 1990, pp. 487–490.
- [10] Tae-Whan Yoo, Jae-Ho Song, and Moon-Soo Park, "360" Reflection-Type Analogue Phase Shifter Implemented with Single 90" Branch-Line Coupler," *Electron. Lett.*, Vol. 33, No. 3, 1997, pp. 224–226.



Jae Ho Song received his B.S. and M.S. &grees in electronics from Hongik University, Korea in 1992 and 1994, respectively. He joined ETRI in 1994 and he has been working on 2.5 G/10G optical receivers in Optical Communications Department. His research interests include optical receiver design, high speed IC, and optical transmission system.



**Tae Whan Yoo** received his B.S. and M.S. degrees from Seoul National University in 1981 and from the Korea Advanced Institute of Science and Technology (KAIST) in 1983, respectively. He received his Ph.D. degree from Texas A&M University in Texas, USA in 1993. He joined ETRI in 1983 and he is the principle member of technical staff in Optical Commui-

cation Department. His research interests include optical transmission system, high-speed modem, millimeter/micro wave circuits, and wireless communications.



Jeong Hoon Ko received the B.S. degree in electrical engineering from Hankuk Aviation University, Seoul, Korea, in 1981, the M.S. degree from Yonsei University, Seoul, in 1983, and the Ph.D. degree from the Korea Advanced Institute of Science and Technology (KAIST), Taejon, Korea, in 1998. Since 1984 he has been with the Electronics and Telecommunications

Research Institute, Taejon, where he is a principal member of engineering staff at SDH Techonoly Team. His research interests are in the areas of optical transmission and digital communication systems.

# **Chang Soo Park** See *ETRI Journal*, Vol. 20, No. 1, March 1998, p. 36.



Jae Keun Kim received his B.S. M.S. and Ph.D. degrees from Korea University in 1980, 1983, and 1990, respectively. He joined ETRI in 1979 and he is currently working as the director of Optical Communication Department and in charge of the development of  $10 \text{ Gb/s} \times 16 \text{ ch}$ . WDM system. His research interests include high speed long-haul transmission system, &-

cess network system based on ATM-PON and DSL.