High-Speed Signaling in SDARM Bus Interface Channels : Review

  • Park, Hong-June (Dept. Electrical and Computer Engineering, Pohang University of Science and Technology (POSTECH)) ;
  • Sohn, Young-Soo (Dept. Electrical and Computer Engineering, Pohang University of Science and Technology (POSTECH)) ;
  • Park, Jin-Seok (Dept. Electrical and Computer Engineering, Pohang University of Science and Technology (POSTECH)) ;
  • Bae, Seung-Jun (Dept. Electrical and Computer Engineering, Pohang University of Science and Technology (POSTECH)) ;
  • Park, Seok-Woo (Dept. Electrical and Computer Engineering, Pohang University of Science and Technology (POSTECH))
  • Published : 2001.03.01

Abstract

Three kinds of high-speed signaling methods for synchronous DRAM (SDRAM) bus interface channels (PC-133, Direct-Rambus, and SSTL-2) were analyzed in terms of the timing budget and the physical transmission characteristics. To analyze the SDRAM bus interface channels, loss mechanisms and the effective characteristic impedance method were reviewed and the ABCD matrix method was proposed as an analytic and yet accurate method. SPICE simulations were done to get the AC responses and the eye patterns of the three SDRAM bus interface channels for performance comparisons. Recent progress and future trend for SDRAM bus interface standards were reviewed.

Keywords

References

  1. Peter K. Green, 'A GHz lA-32 Architecture Microprocessor Implemented on 0.18um Technology with Aluminum Interconnect,' ISSCC Digest of Technical Papers, pp. 98-99, 2000 https://doi.org/10.1109/ISSCC.2000.839708
  2. P. Hofstee, et al., 'A 1GHz Single-Issue 64b PowerPC Processor,' ISSCC Digest of Technical Papers, pp. 92-93, 2000 https://doi.org/10.1109/ISSCC.2000.839705
  3. Bradley J. Benschneider, et al., 'A IGHz Alpha Microprocessor,' ISSCC Digest of Technical Paper, pp. 86-87,2000 https://doi.org/10.1109/ISSCC.2000.839702
  4. John Poulton, 'Signaling in High-Performance Memory Systems,' ISSCC Tutorial, 1999
  5. http://www.jedec.org
  6. http://samsungelectronics.com/semiconductors/DRAM/DRAM.htm
  7. http://www.rambus.com
  8. K. S. Donnelly, Y. Chan, T.C. Ho, C.V. tran, S. Patel, B. Lau, J. Kim, P.S. Chau, C. Huang, J. Wei, L. Yu, R. Tarver, R. Kulkarni, D.Stark, and M. G. Johnson, 'A 660 MB/s Interface Megacell Portable Circuit in 0.3um-0.7um CMOS ASIC,' IEEE J. Solid-State Circuits, vol. SC-31, No. 12, pp. 1995-2002, 1996 https://doi.org/10.1109/4.545823
  9. Direct Rambus RIMM Module Design Guide Version 1.0, 2000
  10. Kye-Hyun Kyung, 'Direct RDRAM', Lectures on 'Memory design,' IDEC, Sept. 29, 1999
  11. Yoo, Hoi Jun, High Performance DRAM, Sigma Press, 1999. (In Korean)
  12. Ki-Whan Song, Kye-Hyun Kyung, Chang-Hyun Kim, 'Optimum Windows of DRAM Input Impedance ($L_{in}\;R_{in}\;C_{in}$)on Data Bus for 800 MHz Signaling,' Asia Pacific ASIC Conference, 1999 https://doi.org/10.1109/APASIC.1999.824122
  13. Jung-Bae Lee, 'High Performance DRAMs,' Lectures on 'Memory Design', IDEC, Sept. 29, 1999
  14. T. Sakei, et al, 'A 2.5ns Clock Access, 250MHz, 256Mb SDRAM with Synchronous Mirror Delay,' IEEE J. Solid-State Circuits, vol.31, No. 11, pp. 1656-1666, 1996 https://doi.org/10.1109/JSSC.1996.542310
  15. J. Han, et al, 'Skew Minimization Techniques for 256Mbit Synchronous DRAM and beyond,' Symp. VLSI Circuits Dig. Tech. Paper, pp. 192-193, 1996
  16. Feng Lin, Jason Miller, Aaron Schoenfeld, Manny Ma, and R. Jacob Baker, 'A Register-Controller Symmetrical DLL for Double-Data-Rate DRAM,' IEEE J. Solid-State Circuits, vo1.34 No.4 pp. 565-568, 1999 https://doi.org/10.1109/4.753691
  17. Yasuhiro Konishi, et al., 'Interface Technologies for Memories and ASICs - Review and Future Direction -,' IEICE Trans. Electronics, E82-C, NO.3, pp. 438-447, 1999
  18. H.B. Bakoglu. Circuits, interconnections. and Packaging for VLSI, Addison-Wesley Pub., New York. 1990
  19. Hong-June Park, CMOS Analog Circuit Design, pp.230, Sigma Press, 1999(in Korean)
  20. Hong-June Park, Chan-Kyung Kim, Jong-Hoon Park, and Young-Soo Sohn, 'Interconnect Modeling,' The Magazine of the lEEK, pp 1460-1476, 1997(in Korean)
  21. Won- Ki Park, Young-Soo Sohn, Jin-Seok Park, and Hong-June Park, 'An Analytic Time Jitter Equation of NRZ Signals in Uniformly Loaded PCB Transmission Lines,' IEICE, Trans. Electronics, accepted for publication
  22. http://www.eigroup.org/
  23. Jared L. Zebe, Pak S. Chau, Carl W Werner, William F. Stonecypher, H.J.Liaw, Gong Jong Yeh, Timothy p. Thrush, Scott C. Best, and Kevin S. Donnelly, 'A 2Gb/s/pin 4 -PAM Parallel Bus Interface with Transmit Crosstalk Cancellation Equalization and Integrating Receivers,' ISSCC Digest of Technical Papers, 2001
  24. Gregg Buzard, and Perry Keller. 'Designing and Verifying High Speed Memory Buses,' Designton, 2001
  25. Nakase Y, et al. 'Source-synchronization and timing vernier techniques for 1.2-GB/s SLDRAM interface,' IEEE J. Solid-State Circuits, pp 494 -501, 1999 https://doi.org/10.1109/4.753682
  26. E. Yeung, and M.Horowitz, 'A 2.4 Gb/s/pin simultaneous bidirectional parallel link with per pin skew compensation,' ISSCC Digest of Technical Papers, pp. 256 -257,2000 https://doi.org/10.1109/ISSCC.2000.839774
  27. Infiniband manual, http://developer.intel.com/design/servers/future_server _ io/presentations.htm
  28. Rapid 10 manual, http://www.mc.com/RapidlO/
  29. LVDS manual, http://www.national.com/appinfo/ lvds/0,1798,100,00.html