# Conformal Al<sub>2</sub>O<sub>3</sub> Nanocoating of Semiconductor Nanowires by Atomic Layer Deposition # Joo-Won Hwang, Byung-Don Min and Sang-Sig Kim **Abstract** - Various semiconductor nanowires such as GaN, GaP, InP, Si<sub>3</sub>N<sub>4</sub>, SiO<sub>2</sub>/Si, and SiC were coated conformally with aluminum oxide (Al<sub>2</sub>O<sub>3</sub>) layers by atomic layer deposition (ALD) using trimethylaluminum (TMA) and distilled water (H<sub>2</sub>O) at a temperature of 200°C. Transmission electron microscopy (TEM) revealed that Al<sub>2</sub>O<sub>3</sub> cylindrical shells conformally coat the semiconductor nanowires. This study suggests that the ALD of Al<sub>2</sub>O<sub>3</sub> on nanowires is a promising method for preparing cylindrical dielectric shells for coaxially gated nanowire field-effect transistors. **Keywords**: nanowire, atomic layer deposition (ALD), Al<sub>2</sub>O<sub>3</sub> coating #### 1. Introduction A variety of semiconductor nanowires have been investigated due to their great potential in the application of optical and electronic devices [1, 2]. To realize the optical and electronic devices utilizing semiconductor nanowires, protection of the nanowires from oxidation, nitrification, and wetting is crucial; in ambient air, the surface of Si nanowires are oxidized to form SiO<sub>2</sub> layers surrounding themselves and GaP nanowires are nitrified [3]. Coating of semiconductor nanowires is therefore required to retain their optical, electrical, and physical properties. Aluminum oxide (Al<sub>2</sub>O<sub>3</sub>) exhibits many excellent electrical and optical properties including high dielectric constant, very low permeability of alkali ions, high thermal conductivity, and transparency over a wide range of wavelengths [4–6]. Due to these characteristic properties, extensive attempts have been made to utilize Al<sub>2</sub>O<sub>3</sub> in the fields of capacitor dielectrics and gate oxides in memory devices, insulating layers in electroluminescent display devices, waveguide, and corrosion-resistant coating films on metals [7]. More recently, Al<sub>2</sub>O<sub>3</sub> barrier layers deposited on Si by atomic layer deposition (ALD) technique have been investigated to study electrical and reliability characteristics of Si/Al<sub>2</sub>O<sub>3</sub>/Si capacitor structures for the future application of DRAM [8–10]. Lieber's group has recently realized the fabrication of a coaxially gated nanowire field-effect transistor (FET) [11]. The coaxially gated nanowire FET has drawn much attention due to its capacitance enhancement compared to planar gates utilized for nanowire FETs. In this FET, the active Received April, 12, 2003; Accepted May, 20, 2003 channel is a Ge shell and the gate dielectric is a SiOx shell. The concept of the coaxially gated nanowire FET is applicable to other semiconductor nanowires. For the fabrication of the coaxially gated nanowire FETs using other semiconductor nanowires including GaN, GaP, InP, Si<sub>3</sub>N<sub>4</sub>, SiO<sub>2</sub>/Si, SiC, and ZnO semiconductor nanowires, the cylindrical gate dielectrics should be formed on these nanowires; for the SiO<sub>2</sub>/Si nanowire, the SiO<sub>2</sub> shell also could be a cylindrical gate dielectric. The motive of this study is therefore to suggest a straightforward method for the formation of the cylindrical dielectric with a dielectric constant higher than SiO<sub>2</sub> on any of semiconductor nanowires; dielectric constant is 3.9 and 10.5–12 for SiO2 and Al<sub>2</sub>O<sub>3</sub>, respectively. In this study, GaN, GaP, InP, Si<sub>3</sub>N<sub>4</sub>, SiO<sub>2</sub>/Si, SiC, and ZnO semiconductor nanowires were first synthesized by a variety of growth methods and then deposited conformally with Al<sub>2</sub>O<sub>3</sub> by ALD. The structural and chemical properties of the deposited Al<sub>2</sub>O<sub>3</sub> were investigated by transmission electron microscopy (TEM), selected area electron diffraction (SAED) pattern, and energy-dispersive X-ray (EDX) spectroscopy. In this paper, the experimental results of the Al<sub>2</sub>O<sub>3</sub>-deposited GaN semiconductor nanowires are described in detail as a representative case and other Al<sub>2</sub>O<sub>3</sub>-deposited nanowires are briefly described and compared. ## 2. Experimetal procedure Semiconductor nanowires have been synthesized using a variety of growth methods. The synthesis procedures of the GaN, GaP, SiC, and ZnO nanowires are briefly described as follows. (1) GaN nanowires were synthesized from Fe nanoparticles deposited on a Si substrate during the evapo- <sup>\*</sup> Hwang (mars21c@korea.ac.kr), Min (mbd7804@korea.ac.kr), and Kim (sangsig@korea.ac.kr) are with the Dept. of Electrical Engineering, Korea University, Korea. ration from a mixture of Ga and GaN powders at temperatures of 950–1100°C [12]. (2) GaP nanowires were prepared from the evaporation of ball-milled GaP powders at 1100°C. They were grown on an Ni nanoparticles-deposited alumina substrate at a temperature of 900°C [3]. (3) SiC nanowires were synthesized from the reaction of a Si (100) wafer with a mixture of Ga and GaN powders at a temperature of 1100°C under a flow of the CH<sub>4</sub> (99.95%) and H<sub>2</sub> (99.999%) mixture [13]. (4) ZnO nanowires were formed on an Si substrate from the evaporation of ball-milled ZnO powders at 1380°C for three hours while Ar was flown into the chamber at a rate of 500 sccm [14]. The detailed synthetic procedures of the InP, Si<sub>3</sub>N<sub>4</sub>, and SiO<sub>2</sub>/Si nanowires will be reported elsewhere. Al<sub>2</sub>O<sub>3</sub> was deposited on the synthesized semiconductor nanowires at a growth temperature of 200°C using the ALD technique. Trimethylaluminum (TMA) and distilled water were utilized as precursors for deposition [4]. The process pressure was 250 and 230 mTorr for the dosing of chemical precursors and the Ar purging, respectively. Precursor elements must be alternately dosed to the semiconductor nanowires. The dosing time and purging time were 1 and 20 sec, respectively. 100 process cycles were performed for the deposition of Al<sub>2</sub>O<sub>3</sub>; one cycle of the deposition of Al<sub>2</sub>O<sub>3</sub> consists of TMA dosing, Ar purging, H<sub>2</sub>O dosing, and Ar purging. TEM images, EDX spectra, and SAED patterns of the semiconductor nanowires were taken by transmission electron microscopy (TEM, Philips CM30) or high-resolution transmission electron microscopy (HRTEM, JEOL JEM-2010). #### 3. Results and discussion Fig 1 is a TEM image of a nanowire selected from GaN nanowires grown on an Si (100) substrate; its diameter and length are 60 nm and 20 $\mu$ m, respectively. The XRD pattern taken for the GaN nanowires showed that its lattice structure is wurtzite (not shown here). The SAED pattern in the inlet of Fig. 1 indicates that the growth direction of the GaN nanowire is parallel to the [0001] lattice direction. Fig 2 is a TEM image of a selected GaN nanowire deposited with Al<sub>2</sub>O<sub>3</sub> by ALD; the Al<sub>2</sub>O<sub>3</sub> shell is marked by the arrows. The TEM image illustrates that an Al<sub>2</sub>O<sub>3</sub> shell with the cap surrounds the GaN nanowire. The Al<sub>2</sub>O<sub>3</sub> shell is 20 nm in thickness; its thickness is substantially uniform along the nanowire. The inset of Fig. 2 shows the SAED pattern of the Al<sub>2</sub>O<sub>3</sub>-deposited GaN nanowire. This pattern shows the halo overlapped with a set of single-crystal electron diffraction spots, while that of the bare GaN nanowire shows only the spots (see the inset of Fig. 1). The presence of the halo in the SAED pattern indicates that Al<sub>2</sub>O<sub>3</sub> deposited on GaN nanowire is amorphous. Fig 3 Fig. 1 TEM image of a selected GaN nanowire grown on a Si (100) substrate. The SAED pattern in the inlet indicates that the growth direction is parallel to the [0001] lattice direction. Fig. 2 TEM image of a selected GaN nanowire coated with Al<sub>2</sub>O<sub>3</sub> by ALD. The Al<sub>2</sub>O<sub>3</sub> shell is marked with an arrow. In the inset, the SAED pattern shows a halo overlapped with the single-crystal electron diffraction spots. shows the representative EDX spectra taken from a (a) bare and (b) $Al_2O_3$ -deposited GaN nanowires. The EDX spectrum taken from the $Al_2O_3$ -deposited GaN nanowire exhibits Al- and O-related peaks, indicating that the deposited part is indeed $Al_2O_3$ ; the Cu-related peak is due to the presence of Cu grids. The TEM, SAED, and EDX illustrate that the GaN nanowire is deposited cylindrically with amorphous $Al_2O_3$ material. The lattice structures, lattice constants, growth directions, and diameters (or thicknesses) of the semiconductor nanowires and Al<sub>2</sub>O<sub>3</sub> shells are summarized in Table 1. Fig 4 shows TEM images of GaP, InP, Si<sub>3</sub>N<sub>4</sub>, SiO<sub>2</sub>/Si, SiC, and ZnO nanowires deposited with Al<sub>2</sub>O<sub>3</sub> by ALD; the Al<sub>2</sub>O<sub>3</sub> shells are marked by arrows. The TEM images of the deposited nanowires illustrate that the cylindrical Al<sub>2</sub>O<sub>3</sub> Fig. 3 EDX spectra taken from (a) bare and (b) Al<sub>2</sub>O<sub>3</sub>-deposited GaN nanowires. shells surround conformally the six different semiconductor nanowires, as observed for the Al<sub>2</sub>O<sub>3</sub>-coated GaN nanowire. For these Al<sub>2</sub>O<sub>3</sub>-coated nanowires, the Al<sub>2</sub>O<sub>3</sub> shells are 20 nm in thickness. The cross sections of the cylindrical shells surrounding the GaP, InP, Si<sub>3</sub>N<sub>4</sub>, SiO<sub>2</sub>/Si, SiC, and ZnO nanowires are circular. The thicknesses of the Al<sub>2</sub>O<sub>3</sub> shells are uniform along the nanowires. This observation reveals that these six different semiconductor nanowires all are deposited conformally with Al<sub>2</sub>O<sub>3</sub>. SAED patterns of these six different nanowires coated by Al<sub>2</sub>O<sub>3</sub> showed the halo patterns that are the same as for the Al<sub>2</sub>O<sub>3</sub>deposited GaN nanowire, indicating that the Al<sub>2</sub>O<sub>3</sub> shells on all the semiconductor nanowires are amorphous. The deposition of the amorphous Al<sub>2</sub>O<sub>3</sub> on semiconductor nanowires by ALD is associated with the relatively low growth temperature (200°C); Iizuka et al. report that growth temperatures above 800°C are required to obtain the crystalline Al<sub>2</sub>O<sub>3</sub> layers [15]. The thicknesses of Al<sub>2</sub>O<sub>3</sub> coating shells (on the seven different semiconductor nanowires) prepared with five different cycles were precisely measured by TEM. The thicknesses of the Al<sub>2</sub>O<sub>3</sub> shells for each of the five different cycles are the same for all semiconductor nanowires. The deposition rate of the Al<sub>2</sub>O<sub>3</sub> coating may be determined to be 0.20 nm/cycle. This value agrees with the **Fig. 4** TEM images of (a) GaP, (b) InP, (c) Si<sub>3</sub>N<sub>4</sub>, (d) SiO<sub>2</sub>/Si, (e) SiC, and (f) ZnO (f) nanowires deposited with Al<sub>2</sub>O<sub>3</sub> using ALD. The Al<sub>2</sub>O<sub>3</sub> shells are marked by arrows. growth rate for flat Si surfaces [4]. These indicate that the growth rate of the Al<sub>2</sub>O<sub>3</sub> nano-shells deposited by ALD does not depend on the kind of semiconductor material as well as crystal structure. Moreover, the thickness of a Al<sub>2</sub>O<sub>3</sub> coating layer is substantially uniform for semiconductor nanowires having different chemical components, different lattice structures, and different lattice constants (see the details in Table 1). The excellent uniformity is due to the amorphous properties of the Al<sub>2</sub>O<sub>3</sub> coating material and its excellent sticking capability. If the Al<sub>2</sub>O<sub>3</sub> coating layer is not amorphous, the thickness of the Al<sub>2</sub>O<sub>3</sub> coating layer Table 1 Characteristics of semiconductor nanowires and Al<sub>2</sub>O<sub>3</sub>. | Material | Lattice<br>structure* | Lattice constant (") | Growth direction | Diameter (D)<br>or thickness<br>(T) (nm) | |--------------------------------|-----------------------|----------------------|------------------|------------------------------------------| | GaN | W | a=3.190,<br>c=5.189 | [0001] | 60(D) | | GaP | Z | a=5.451 | [111] | 140(D) | | InP | Z | a=5.861 | [111] | 50(D) | | $Si_3N_4$ | W | a=7.754,<br>c=5.622 | [2110] | 40(D) | | $SiO_2$ | Α | - | - | 50(T) | | Si | D | a=5.392 | [111] | 40(D) | | SiC | Z (3C) | a=4.359 | [111] | 65(D) | | ZnO | W | a=3.250,<br>c=5.205 | [1120] | 20(D) | | Al <sub>2</sub> O <sub>3</sub> | Α | | | 20(T) | <sup>\*</sup>wurtzite (W), zinc blende (Z), amorphous (A), and diamond (D) would depend on the structural and compositional properties and therefore would be nonuniform. For instance, the ${\rm TiO_2}$ and ${\rm ZnO}$ films deposited by ALD are microcrystalline and these deposited layers are nonuniform on the nanometer scale [16–18]. The uniform thickness observed for all the nanowires also reveals the excellent sticking capability of the ${\rm Al_2O_3}$ material, which our observation indicates is independent of semiconductor substances. #### 5. Conclusion GaN, GaP, InP, Si<sub>3</sub>N<sub>4</sub>, SiO<sub>2</sub>/Si, SiC, and ZnO semiconductor nanowires were deposited cylindrically with amorphous Al<sub>2</sub>O<sub>3</sub> via ALD. TEM images and SAED patterns of the deposited semiconductor nanowires reveal that 20 nmthick Al<sub>2</sub>O<sub>3</sub> cylindrical shells surround the semiconductor nanowires. Comparison of these Al<sub>2</sub>O<sub>3</sub> shells deposited on the seven different semiconductor nanowires illustrates that the crystal structure and chemical components of the shells deposited by ALD using TMA and distilled water are independent of the chemical component, lattice structure, and growth direction of the nanowire. Our study shows that the ALD has an excellent capability to deposit Al<sub>2</sub>O<sub>3</sub> cylindrically on any semiconductor nanowires, suggesting that the ALD of Al<sub>2</sub>O<sub>3</sub> on nanowires is a promising methods to prepare cylindrical dielectric shells in coaxially gated nanowire field-effect transistors. #### Acknowledgements This work was supported by a Korea University grant. #### References - [1] J. W. Klaus, A. W. Ott, A. C. Dillon, and S. M. George, *Surf. Sci.* 418, L14 (1998). - [2] A. Paranjpe, S. Gopinath, T. Omstead, and R. Bubber, J. Electrochem. Soc. 148, G465 (2001). - [3] H. W. Seo, S. Y. Bae, J. Park, H. Yang, and S. Kim, *Chem. Commun.* 2564 (2002). - [4] Y. Kim, S. M. Lee, C. S. Park, S. I. Lee, and M. Y. Lee, *Appl. Phys. Lett.* 71, 3604 (1997). - [5] Y. widjaja and C. B. Musgrave, *Appl. Phys. Lett.* 80, 3304 (2002). - [6] A. W. Ott, K. C. McCarley, J. W. Klaus, J. D. Way, and S. M. George, Appl. Surf. Sci. 107, 128 (1996). - [7] B. Lux, C. Colombier, H. Altena, and K. Stjernberg, *Thin Solid Films* 138, 49 (1986). - [8] M. D. Groner, J. W. Elam, F. H. Fabreguette, and S. M. George, *Thin Solid Films* 414, 43 (2002). - [9] M. Juppo, A. Rahtu, M. Ritala, and Leskela, *Lang-muir* 16, 4034 (2000). - [10] W. S. Yang, Y. K. Kim, S. Y. Yang, J. H. Choi, H. S. Park, S. I. Lee, and J. B. Yoo. Surface and Coatings Technology 131, 79 (2000). - [11] L. J. Lauhon, M. S. Gudiksen, D. Wang, and C. M. Lieber, *Nature* 420, 57 (2002). - [12] H. W. Seo, S. Y. Bae, J. Park, H. Yang, K. S. Park, and S. Kim, *J. Chem. Phys.* 116, 9492 (2002). - [13] H. Y. Kim, J. Park, and H. Yang, *Chem. Commun.* 256 (2003). - [14] K. Park, J. S. Lee, M. Y. Sung, and S. Kim, *Jpn. J. Appl. Phys.* 41, 7317 (2002). - [15] H. Iizuka, K. Yokoo, and S. Ono, Appl. Phys. Lett. 61, 2978 (1992). - [16] A. Yamada, B. Sang, and M. Konagai, *Appl. Surf. Sci.* 112, 216 (1997). - [17] H. Gumagai, M. Matsumoto, K. Toyoda, M. Obara, and M. Suzuki, *Thin Solid Films* 263, 47 (1995). - [18] J. W. Elam, Z. A. Sechrist, and S. M. George, *Thin-Solid Films* 414, 43 (2002). #### Joo-Won Hwang He received his B.S. degree in Electrical Engineering from Konkuk University, Korea, in 2002. He is currently a graduate student in the Department of Electrical Engineering in Korea University, Seoul, South Korea. ### **Byung-Don Min** Received his B.S., M.S., and Ph.D. degrees in Physics from Korea University, Korea, in 1985, 1987, and 1998, respectively. He is a research professor in the Department of Electrical Engineering, Korea University, Seoul, South Korea. #### Sang-Sig Kim Received his B.S. and M.S. degrees in Physics from Korea University, Korea in 1975, 1977, and 1981, respectively, and his Ph.D. in Applied Physics from Columbia University, USA, in 1996. He is a professor in the Department of Electrical Engineering, Korea Univer sity, Seoul, South Korea.