SoC Front-end 설계를 위한 통합 환경

  • 김기선 (하이닉스 반도체 주식회사, System IC 컴퍼니) ;
  • 김성식 (하이닉스 반도체 주식회사, System IC 컴퍼니) ;
  • 이희연 (하이닉스 반도체 주식회사, System IC 컴퍼니) ;
  • 김기현 (하이닉스 반도체 주식회사, System IC 컴퍼니) ;
  • 채재호 (하이닉스 반도체 주식회사, System IC 컴퍼니)
  • Published : 2003.09.01

Abstract

In this paper, we introduce an integrated SoC front-end design & verification environment which can be practically used in the embedded 32-bit processor-core SoC VLSI design. Our introduced SoC design & verification environment integrates two most important flows, such as the RTL power estimation and code coverage analysis, with the functional verification (chip validation) flow which is used in the conventional simulation-based design. For this, we developed two simulation-based inhouse tools, RTL power estimator and code coverage analyzer, and used them to adopt them to our RTL design and to increase the design quality of that. Our integrated design environment also includes basic design and verification flows such as the gate-level functional verification with back annotation information and test vector capture & replay environment.

Keywords