VHDL을 이용한 동기탈조 검출 알고리즘 구현에 관한 연구

A Study on Implementation of Out-of-Step Detection Algorithm using VHDL

  • 김철환 (성균관대학교 정보통신공학부) ;
  • 권오상 (성균관대학교 정보통신공학부)
  • 발행 : 2006.05.01

초록

In a power system, an out-of-step condition causes a variety of risk such as serious damage to system elements, tripping of loads and generators, mal-operation of relays, etc. Therefore, it is very important to detect the out-of- step condition and take a proper measure. This paper presents a study on implementation of out-of-step detection algorithm using VHDL(Very high speed Hardware Description Language). The structure of out-of-step detection algorithm is analyzed for development of out-of-step detection relay on the FPGA(Field Programmable Gate Array). The out-of-step algorithm is separated to 4 parts: DFT IP, complex power calculation IP, out-of-step detection IP, control unit. Each parts are developed and simulated by using VHDL.

키워드

참고문헌

  1. Feng Tao, Zhang Guiqing, Wang Jianhua, Geng Yingsan, Zhang Hang, 'A FPGA-based Implementation of Data Acquisition and Processing for Digital Protective Relays', Proceedings. 4th International Conference on ASIC 2001. 23-25 pp. 518-521, Oct. 2001 https://doi.org/10.1109/ICASIC.2001.982614
  2. M.A. Manzoul, 'Multi-function protective relay on FPGA', Microelectronics Reliability, Vol. 38, pp. 1963-1968, 1998 https://doi.org/10.1016/S0026-2714(98)00064-X
  3. M.A. Manzoul, Prasad Modali, 'OVERCURRENT RELAY ON A FPGA CHIP', Microelectronics Reliability, Vol. 35, No.7, pp. 1017-1022, 1995 https://doi.org/10.1016/0026-2714(95)90859-O
  4. 서종완, '디지털 보호계전기를 위한 ASIC 설계', 성균관대학교 석사학위논문, 2000
  5. 권오상, 허정용, 김철환 '복소전력의 변화율을 이용한 동기탈조 검출 알고리즘에 관한 연구-Part II: 복소전력의 궤적 변화를 이용한 동기탈조 검출 알고리즘', 대한전기학회 논문지, vol 54A, No. 5, pp. 217-225, May, 2005
  6. Chul-Hwan Kim, Myung-Hee Lee, R. K. Aggarwal, A. T. Johns, 'Educational Use of EMTP MODELS for the Study of a Distance Relaying Algorithm for Protecting Transmission Lines', IEEE Trans. on Power Systems, vol. 15, no. 1, pp. 9-15, Feb. 2000 https://doi.org/10.1109/59.852094
  7. J.Y. Heo, C.H. Kim, R.K. Aggarwal, 'Simulation of ?the Distance Relay using EMTP MODELS', KIEE International Transactions on Power Engineering, vol. 4-A, no. 1, pp. 26-32, Mar. 2004
  8. C. H. Kim, J. Y. Heo, R. K. Aggarwal, 'An Enhanced Zone 3 Algorithm of a Distance Relay using Transient Components and State Diagram', IEEE Tran. on Power Delivery, vol. 20, no. 1, pp. 39-46, Jan. 2005 https://doi.org/10.1109/TPWRD.2004.837827
  9. Sang-Pil Ahn, Chul-Hwan Kim, R. K Aggarwal, A. T. Johns, 'An Alternative Approach to Adaptive Single Pole Auto-reclosing in High Voltage Transmission Systems based on Variable Dead Time Control', IEEE Tran. on Power Delivery, vol. 16,no. 4,pp. 676-686, Oct. 2001 https://doi.org/10.1109/61.956756
  10. Chul-Hwan Kim, Hyun Kim, Young-Hun Ko, Sung-Hyun Byun, R. K. Aggarwal, A. T. Johns, 'A Novel Fault-detection Technique of High-Impedance Arcing Faults in Transmission Lines using the Wavelet Transform', IEEE Trans. on Power Delivery, vol. 17,no. 4, pp, 921-929,Oct. 2002 https://doi.org/10.1109/TPWRD.2002.803780
  11. D. Farquhar, 'A microprocessor Based Relay with Implications for Distribution Swichgear Design', 2nd International Conference on Developments in Distribution Switchgear(CONF, PUBL, No.261), pp. 69-73, 1986
  12. G. C. Kakoti, H. K. Verma, 'New algorithm for Microprocessor-Based Distance Relaying', Electric Power System Research, No. 15 pp. 233-238, 1988 https://doi.org/10.1016/0378-7796(88)90029-6
  13. Charles H. Roth, Jr., 'Digital system design using VHDL', PWS publishing company, 1997
  14. Sophocles J. Orfanidis, 'Introduction to Signal Proocessing', PRENTICE -HALL inc., 1996