# Structure-related Characteristics of SiGe HBT and 2.4 GHz Down-conversion Mixer Sang-Heung Lee, Sang-Hoon Kim, Ja-Yol Lee, Hyun-Cheol Bae, Seung-Yun Lee, Jin-Yeong Kang, and Bo Woo Kim Abstract—In this paper, the effect of base and collector structures on DC, small signal characteristics of SiGe HBTs fabricated by RPCVD was investigated. The structure of SiGe HBTs was designed into four types as follows: SiGe HBT structures which are standard, apply extrinsic-base SEG selective epitaxial growth (SEG), apply selective collector implantation (SCI), and apply both extrinsic-base SEG and SCI. We verified the devices could be applied to the fabrication of RFIC chip through a fully integrated 2.4 GHz down-conversion mixer. Index Terms—SiGe, HBT #### I. Introduction Device characteristics of SiGe heterostructure bipolar transistor (HBT) such as cutoff frequency (f<sub>T</sub>), maximum oscillation frequency (f<sub>max</sub>) and minimum noise figure (NF<sub>min</sub>) decisively depend on the base and collector structures as well as the process technique [1-6]. In general ultra high vacuum CVD (UHVCVD) process has been adopted for the SiGe research because of the purity-assisted improvement of device characteristics. However, low throughput and high cost of the UHVCVD becomes a barrier to be overcome at an industrial point of view, giving a chance to reduced pressure CVD (RPCVD) as an alternative. It also is well known that the base and collector structures of SiGe HBT influences the device characteristics to a great extent [7-9]. Thus we came to investigate the effects of the base and collector structures on the DC and RF characteristics of self-aligned SiGe HBTs fabricated by RPCVD. We verified the devices could be Manuscript received Apr. 15, 2006; revised Jun. 7, 2006. IT Conversion & Components Laboratory Electronics and Telecommunications Research Institute Daejon, Republic of Korea 305-700 E-mail: shl@etri.re.kr applied to the fabrication of RFIC chip through a fully integrated 2.4 GHz down-conversion mixer. # II. STRUCTURED-BASED DESIGN AND FABRICATION OF SIGE HBT The SiGe HBT was shown in Fig. 1. Briefly, the buried layer was formed by implant and collector epitaxy. After buried layer formation, the active regions were delimited by field oxide (LOCOS) isolation and collectors were formed by implants. Successively, the p+ base and n- emitter were grown using our standard "Epsilon One" rapid thermal chemical vapor deposition (RPCVD) system. The thicknesses of the different epitaxial layers were determined by simulation, so as to avoid boron out-diffusion of the SiGe layer and formation of parasitic barriers during thermal annealing. And conventional titanium salicidation was adopted as an interconnection process for the sake of the reduction of contact resistance and in turn parasitic components. The structure of SiGe HBT was designed into **Fig. 1.** Schematic view of SiGe HBT. (a) Structure-A (standard), (b) Structure-B (extrinsic-base SEG), (c) Structure-C (SCI), and (d) Structure-D (extrinsic-base SEG & SCI). Fig. 2. Double-balanced mixer with matching and active balun circuits. four types as shown in Fig. 1. SiGe HBTs of Fig. 1 are standard structure (structure-A), structure applying extrinsic-base selective epitaxial growth (SEG) (structure-B) for improvement of $f_{max}$ , structure applying selective collector implantation (SCI) (structure-C) for improvement of $f_T$ , and structure applying both extrinsic-base SEG and SCI (structure-D) for improvement of $f_T$ and $f_{max}$ . We prepared 1-finger SiGe HBTs with the emitter size of 0.5 x 6.0 $\mu$ m<sup>2</sup>. To make the most of the device, we designed and tested a fully integrated doubled-balanced mixer using Structure-A device, as shown in Fig. 2 [7]. Making use of HP 4145B parameter analyzer and HP 8510C network analyzer, we analyzed DC characteristics such as I-V curve and Gummel plots and small signal characteristics with scattering parameter, respectively. We evaluated the characteristics of fabricated RFIC chip using two RF power sources HP83650B, HP83752B, and a spectrum analyzer HP8563E. ## III. RESULTS AND DISCUSSION All the structure showed an ideal I-V curve as shown in Fig. 3 where the $BV_{CEO}$ of Structure-A and -B was more than 3.3 volts while that of Structure-C and -D (including SCI) was 2.3 volts. Also typical Gummel plots were obtained with the current gain of 272, 463, 394, and 443 at Structure-A, -B, -C, and -D, respectively, as shown in Fig. 3. Based on the measured scattering parameters, $f_T$ and $f_{max}$ of each structure were derived at several bias points as shown in Fig. 3. $f_T$ was higher at Structure-C (67 GHz) and -D (71 GHz) adopting SCI, because the critical current occurring Kirk effect was shifted toward high current. On the other hand $f_{max}$ was **Fig. 3.** I-V characteristics, Gummel plots, current gain, and fT & fmax. (a) Structure-A (standard), (b) Structure-B (extrinsic-base SEG), (c) Structure-C (SCI), and (d) Structure-D (extrinsic-base SEG & SCI). higher at Structure-B (51 GHz) and -D (51 GHz) adopting extrinsic-base SEG, because increase of base thickness leaded to decrease of base resistance. Both $f_T$ and $f_{max}$ was higher at Structure-D adopting both SCI and extrinsic-base SEG. For Fig. 4. Chip microphotograph of the fabricated mixer. Fig. 5. Output spectrum of mixer. high-frequency RF/microwave operation, the design must be optimized so that $f_{\text{max}}$ as well as $f_{\text{T}}$ are as high as possible. Therefore, it can be said that the Structure-D is more effective to improve high frequency characteristics of SiGe HBT. To make the most of the device, for example we fabricated and tested a fully integrated 2.4 GHz doubled-balanced mixer shown in Fig. 2. Fig. 4 shows chip microphotograph of the fabricated mixer with 1.9 mm × 1.2 mm, where LO is local oscillator input, RF is radio frequency input, and IF is intermediate frequency output. We obtained conversion gain of 13.1 dB as shown in Fig. 5 when RF power of -30 dBm (with 2.45 GHz) and LO power of 0 dBm (with 2.35 GHz) were applied. Also, we obtained about IIP3 of 3.3 dBm as shown in Fig. 6 when two-tone RF input frequencies of 2.45 GHz and 2.46 GHz and LO input frequency of 2.35 GHz with LO power of 0 dBm was fixed and RF input frequencies were swept in the range of -30 dBm ~ +2 dBm. We verified the SiGe HBT could be used to design and fabricate RFIC chip. Fig. 6. 3rd intercept point characteristics of mixer. ### IV. CONCLUSIONS In this paper, the effect of base and collector structures on DC, small signal characteristics of SiGe HBTs fabricated by RPCVD was investigated. Both $f_T$ and $f_{max}$ was higher at Structure-D adopting both SCI and extrinsic-base SEG. Therefore, it can be said that the Structure-D is more effective to improve high frequency characteristics of SiGe HBT. Also, we fabricated and evaluated a fully integrated 2.4 GHz SiGe HBT mixer. From the measured result of the fabricated chip, we verified the SiGe HBT designed could be used to design and fabricate RFIC chip. #### REFERENCES - [1] John D. Cressler, "SiGe HBT technology: a new contender for Si-based RF and microwave circuit applications," IEEE Trans. on Microwave Theory and Techniques, vol. 46, no. 5, pp.572~589, May 1998. - [2] Baojun Li, et al., "Silicon-germanium microphotonic switches," Journal of the Korean Physical Society, vol. 46, no. 5, pp.S19~S23, May 2005. - [3] Jonathan P. Comeau, et al., "An 8.4-12.0 GHz down-conversion mixer implemented in SiGe technology," IEEE Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems, pp. 13-16, Sept. 2004. - [4] Guofu Nui, et al., "Noise modeling and SiGe profile design tradeoffs for RF applications," IEEE Trans. on Electron Devices, vol. 47, no. 11, pp.2037~2044, Nov. 2000. - [5] Jong-Min Lee, et al., "Design and fabrication of wideband transimpedance amplifier by using InGaAs/InP HBT technology," Journal of the Korean Physical Society, vol. 45, no. 12, pp.S906~S908, Dec. 2004. - [6] Ja-Yol Lee, et al., "Fully differential 5-GHz LC-tank VCOs with improved phase noise and wide tuning range," ETRI Journal, vol. 27, no. 5, pp.473~483, Oct. 2005. - [7] Sang-Heung Lee, et al., "Monolithic SiGe up-/down-conversion mixers with active baluns," ETRI Journal, vol. 27, no. 5, pp.569~578, Oct. 2005. - [8] Hyung S. Yoon, "DC and RF characteristics of InAlAs/InGaAs/InP pseudomorphic HEMTs recessed by succinic acid/H<sub>2</sub>O<sub>2</sub>," Journal of the Korean Physical Society, vol. 45, no. 12, pp.S594~S597, Dec. 2004. - [9] William E. Ansley, et al., "Base-profile optimization for minimum noise figure in advanced UHV/CVD SiGe HBTs," IEEE Trans. on Microwave Theory and Techniques, vol. 46, no. 5, pp. 653-660, May 1998. Sang-Heung Lee received the B.S., M.E., and Ph. D. degrees in department of electronics engineering from Chung nam National University, Daejon, Korea, in 1988, 1992, and 1998, respectively. From 1998 to 1999, he held a position as a post-doctorial researcher at Electronics and Telecommunications Research Institute, Korea. Since July 1999, he has been working as a senior member of research staff at Electronics and Telecommunications Research Institute, Korea. His research interests include radio frequency integrated circuits design and high speed digital communication circuits design, semiconductor device modeling, and SPICE parameter extraction and optimization. He is a member of IEEK, KICS, and KEES. At present, he is a director of SiGe circuit team. Sang-Hoon Kim received his B.S. and M.S. degrees from Hong-ik University, Seoul, Korea in 1995 and 2000 respectively, both in material science engineering. Since 2000, as a Member of Engineering Staff, he has been with SiGe circuit team at the Electronics and Telecommunications Research Institute (ETRI). His current research interests include Si/SiGe epitaxy technology by CVD, BiCMOS process integration, and Si/SiGe terahertz quantum cascade emitter. Ja-Yol Lee received the B.E. degree from Konkuk university, Seoul, Korea, in 1998, and the M.E. and Ph. D. degrees in electronics engineering from Chungnam National Univerity, Daejeon, Korea, in 2000 and 2005, all in electronics engineering. Since 2001, he has been with ETRI, where he has been working as RF & analog circuit designer. His research interests are PLL, RFIC and OEIC design, semiconductor device modeling, and SPICE parameter extraction and optimization. He is a member of KICS and KEES. Hyun-Cheol Bae received the B.E., M.S. degrees from Dongguk university, Seoul, Korea, in 1999 and 2001, respectively. He joined the Electronics and Telecom munications Research Institute (ETRI) at Daejeon in 2001. He has been working on the development of SiGe devices and circuits. His current interests are SiGe BiCMOS RFIC design and passive devices. Seung-Yun Lee received the B.S., M.S., and Ph.D degrees in materials science and engineering from Korea Advanced Institute of Science and Technology, Daejeon, Korea, in 1994, 1996, and 1999, respectively. Since September 1999, he has been working as a senior member of research staff at Electronics and Telecommunications Research Institute, Korea. His research interests include fabrication and characterization of SiGe devices, Cu metallization process for interconnects, deposition methods of thin films, and universal thin film phenomena. **Jin-Yeong Kang** received the M.E. and Ph. D. degrees in Physics from Korea Advanced Institute of Science and Technology, in 1979 and 1991, respectively. He joined the Electronics and Telecommunications Research Institute (ETRI) at Daejeon in 1979. He has been working on the development of SiGe devices and processes. **Bo Woo Kim** received the B.S. and M.S. degrees in physics from Busan National University, in 1975 and 1978, respect tively. From 1978 to 1981, he served as a Research Engineer at Samsung Semiconductor Inc., Korea, where he worked on process integration and characterization of MOS devices. Since 1981, he has been with the Electronics and Telecommunications Research Institute (ETRI), Korea. He worked on the development of high-density MOS technology, high-speed bipolar technology, and BiCMOS technology. Also, he has been responsible for developing the unit and modular process to improve small-geometry devices, and played a leading role in the development of advanced process and equipment for VLSI devices. His research interests are thin-film characterization and hot-carrier effect phenomena. From July 1989 to 1987, he researched an evaluation method of electron and hole traps in dielectric film at Tokyo University, Japan, as a foreign researcher.