# Analytical Model for Metal Insulator Semiconductor High Electron Mobility Transistor (MISHEMT) for its High Frequency and High Power Applications Ritesh Gupta, Sandeep Kr Aggarwal, Mridula Gupta, and R. S. Gupta quantum well. However, some analog applications of HEMTs are still limited by gate-drain breakdown mechanism as well as by forward bias current drawn by Schottky barrier gate [1-8]. Several approaches have been used to overcome this problem. A higher channel doping concentration results in larger drain current and low series resistance, desirable for higher output power. On the contrary, increasing channel doping concen tration decreases the breakdown voltage of the Schottky barrier gate. A deep gate recess combined with thick, lightly doped channel layer may achieve high $I_{DS}$ but the processing is made more difficult, and this design lowers the gate-drain avalanche breakdown voltage [9]. Device improvement can also be achieved by altering the doped layer concentration from uniformly doped to delta doped and eliminates some problems like reduced trapping effect, low breakdown voltage and high gate leakage structure. MISFET's with different types of insulators layers (LT AlGaAs (InAlAs) layer on GaAs (InGaAs/ InP or InP) or MIS like structure [10-29]) have been fabricated and have shown some success [12] to improve Abstract—A new analytical model has been proposed for predicting the sheet carrier density of Metal insulator Semiconductor High Electron Mobility Transistor (MISHEMT). The model takes into account the non-linear relationship between sheet carrier density and quasi Fermi energy level to consider the quantum effects and to validate it from subthreshold region to high conduction region. Then model has been formulated in such a way that it is applicable to MESFET/HEMT/MISFET with few adjustable parameters. The model can also be used to evaluate the characteristics for different gate insulator geometries like T-gate etc. The model has been extended to forecast the drain current, conductance and high frequency performance. The results so obtained from the analysis show excellent agreement with previous models and simulated results that proves the validity of our model. Index Terms—MISHEMT, HEMT, MESFET, MISF ET, Threshold voltage, Conductances. ## I. Introduction High electron mobility transistors (HEMTs) play a vital role in optical fiber communication and millimeter wave applications due to higher transport properties and larger sheet carrier density in the two-dimensional between gate and doped layer provides high channel electron density, improved threshold voltage control, reduced parallel conduction at high gate-to-source voltage, and improved current drive capability and high transconductance which is due to high electron density and small gate-to-channel spacing. However, the resistivity of an undoped AlGaAs (InAlAs) layer is insufficient to achieve true MIS like gate characteristics, so a perfect insulator is clearly needed. Growing the insulator on AlGaAs/GaAs (InAlAs/InGaAs) heteros tructure improves the device performance further, as this device is attributed to MIS structure as well as hetero- Manuscript received Apr. 4, 2006; revised Aug. 2, 2006. Semiconductor Device Research Laboratory Department of Electronic Science, University of Delhi South Campus New Delhi – 110 021, India E-mail: rsgu@bol.net.in the power performance of FET's. Improved breakdown voltages and power capability have been demonstrated for these MISFET's compared to conventional MES FET's and HEMT's. In the present paper this structure has been analyzed analytically considering an insulator between the gate and high band gap semiconductor forming hetero junction with low band gap semiconductor and is shown in Fig. 1. Sheet carrier density has been formulated considering two isolated structure (MIS and hetero juction) brought in contact [31], where MIS can be converter to MS contact and effect of heterojuction can be completed eliminated with few adjustable parameters. Hence a model has been developed to give a common representation (or a single analytical model) for heterojunction MISFET, MISFET, MESFET, HEMT devices. The model also takes into account the nonlinear relationship between sheet carrier density and quasi Fermi energy level [32] to consider the quantum effects and to validate it from subthreshold region to high conduction region. The expression for sheet carrier density obtained from the analysis shows excellent agreement with previous models that proves the validity of our model. The model has been extended to forecast the drain current, conductance and high frequency performance. The results obtained have also been verified with simulated and previous published results. **Fig. 1.** Cross-sectional view of Pulsed doped Heterojunction Metal insulator semiconductor field effect transistor along with the coordinate system and conduction band diagram. ## II. MODEL FORMULATION MISHEMT can be viewed as two separate isolated structures brought in contact (one is the Metal insulator Semiconductor and the other is the heterostructure). When the two regions are coupled, the depletion regions at both sides will overlap and interpenetrate before parallel conduction starts thus raising the potential ( $\Delta$ ) at the interface of overlapped depletions and forming region-I and region-II as shown in Fig. 1. The 2DEG results from the transfer of free carriers from the undepleted region to the quantum well. ### Analysis for region I In the band diagram $y=d_T$ represents the hetero junction and y=0, represents the MIS contact. Depletion due to MIS contact gives rise to depletion width, $y_D$ and overlapping of two regions give rise to potential, $\Delta$ . The Poisson equation in depletion region-I is $$\frac{\partial^2 \psi_1}{\partial y^2} = -\frac{\rho}{\varepsilon_o.\varepsilon_o} \tag{1}$$ and is subjected to the following boundary conditions $$\psi_1 = \phi_s, \quad \frac{\partial \psi_1}{\partial y} = -E_s$$ at $y=0$ $$\frac{\partial \psi_1}{\partial y} = 0, \quad \psi_1 = \Delta \quad \text{at} \quad y=y_D \quad (2)$$ where the effect of overlapping of two regions is considered in boundary condition for $y = y_D$ , $\varepsilon_s$ is the dielectric permittivity of high band gap semiconductor layer and $\rho$ is the space charge density given by $$\rho = q N(y) \qquad \text{for } y \ge y_D = 0 \text{for } y < y_D \tag{3}$$ and for pulsed doped structure, $$N(y) = 0 \quad \text{for} \quad 0 \le y \le d_i$$ $$= N_D \quad \text{for} \quad d_i \le y \le d_i + d_a$$ $$= 0 \quad \text{for} \quad d_i + d_a \le y \le d_T$$ (4) in which $d_i$ is the thickness of (low-temperature grown) LT high band gap semiconductor, $d_a$ is the dopant layer thickness and $d_T$ (= $d_s + d_a + d_i$ ) is the channel depth. Solving (1) leads to $$E_{s} = -\frac{qN_{D}}{\varepsilon} (y_{D} - d_{i})$$ $$\phi_{s} = \Delta + \frac{q.N_{D}}{2\varepsilon} (-y_{D}^{2} + d_{i}^{2})$$ (5) and from charge neutrality condition at the metal insulator semiconductor interface $$\phi_{s} = V_{\sigma} - \phi_{ms} - V_{I} \tag{6}$$ in which, $\phi_{ms} \left( = \phi_m - \left( \chi_s + \frac{E_g}{2} - \phi_n + \phi_p \right) \right)$ is the work function difference between bulk semiconductor and the gate electrode, $V_I \left( = \frac{-qN_D t_I \left( y_D - d_i \right)}{\varepsilon_o \varepsilon_I} \right)$ is voltage across the insulator, and $\phi_n = \frac{k.T}{q} \ln \left( \frac{N_D}{n_i} \right)$ . Substituting the value of $\phi_{ms}$ , $\phi_n$ and $V_I$ in (6) and using (5) leads to $$y_{D} = -\frac{\varepsilon_{s} t_{I}}{\varepsilon_{I}} + \sqrt{\left(\frac{\varepsilon_{s} t_{I}}{\varepsilon_{I}}\right)^{2} + \frac{2 \cdot \varepsilon_{s} t_{I} \cdot d_{i}}{\varepsilon_{I}} + d_{i}^{2} + \frac{2 \cdot \varepsilon_{o} \cdot \varepsilon_{s}}{q \cdot N_{D}} \cdot \left(\phi_{ms} - V_{g} + \Delta\right)}$$ (7) the free carrier density can be obtained as $$n_s = N_D \left( d_i + d_a - y_D \right) \tag{8}$$ these free carriers are transferred to the quantum well depending on the value of $\Delta$ i.e., the free carrier density will be equal to 2DEG sheet carrier density before $\Delta$ =0. The rest of the free carriers will participate in conduction in high band gap semiconductor region (condition for parallel conduction). It can be noted here that (8) can be used for calculating the free carrier density of buried channel MISFET by substituting $\Delta$ =0 and the same expression can also be used for the analysis of MESFET by substituting $t_I$ = 0 for any arbitrary non zero value of $\varepsilon_I$ . ### Analysis for region II At equilibrium, relation between $\Delta$ and $V_{20}$ can be seen from Fig. 1 as $$\Delta + V_{20} = -\Delta E_c + E_f \tag{9}$$ $V_{20}$ is obtained by solving Poisson's equation in the depletion region-II due to heterostructure and assuming the density of free carriers to be non zero in the undepleted region present after being depleted by the gate electrode, i.e., carriers obtained from region I are given by $$N(y) = N_D$$ for $y_H \le y \le y_H + d_s$ $N(y) = 0$ for $y_H + d_s \le y \le d_T$ (10) in which $y_H$ is the depletion width formed by transfer of carriers to the quantum well. On solving the Poisson's equation $$\frac{\partial^2 \psi_2}{\partial y^2} = -\frac{\rho}{\varepsilon} \tag{11}$$ for depletion region-II under the following boundary conditions $$\frac{\partial \psi_2}{\partial y} = 0, \ \psi_2 = \Delta \qquad \text{at} \qquad y = y_H$$ $$\psi_2 = V_{20} + \Delta \qquad \text{at} \qquad y = d_T \qquad (12)$$ we get. $$V_{20} = -\frac{qN_D d_a^2}{2.\varepsilon_o.\varepsilon_s} - \frac{q.N_D.d_a.d_s}{\varepsilon_o.\varepsilon_s} + \frac{q.N_D.d_T}{\varepsilon_o.\varepsilon_s}.$$ $$(y_H - d_i) + \frac{q.N_D}{2.\varepsilon_o.\varepsilon_s}.(-y_H^2 + d_i^2)$$ (13) then from (9) $$\Delta = \frac{qN_D d_a^2}{2.\varepsilon_o.\varepsilon_s} + \frac{q.N_D.d_a.d_s}{\varepsilon_o.\varepsilon_s} - \frac{q.N_D.d_T}{\varepsilon_o.\varepsilon_s}.$$ $$(y_H - d_i) - \frac{q.N_D}{2.\varepsilon_o.\varepsilon_s}.(-y_H^2 + d_i^2) - (\Delta E_c - E_f)$$ (14) where the above equation is valid before parallel conduction start, otherwise $\Delta = 0$ . Before parallel conduction starts all the undepleted charges left out from metal-insulator-semiconductor contact are transferred to the quantum well, then $y_D$ and $y_H$ are the same Substituting the value of $\Delta$ in (7), for $y_D = y_H$ we get $$y_{D} = \frac{d_{T}.d_{i} + d_{a}.d_{s} + \frac{d_{a}^{2}}{2} + \frac{\varepsilon_{s}.t_{I}.d_{i}}{\varepsilon_{I}} - \frac{\varepsilon_{o}.\varepsilon_{s}.(V_{g} - \phi_{ms} + \Delta E_{c} - E_{f})}{q_{I}N_{D}}}{d_{T} + \frac{\varepsilon_{s}.t_{I}}{\varepsilon_{I}}}$$ (15) in which $d_i$ is the Schottky layer thickness, then substituting the value of $y_D$ in (8), one can easily obtain the expression for sheet carrier density of heterojunction MISFET, and is given by $$\begin{split} n_{s} &= \frac{\varepsilon_{o}.\varepsilon_{s}}{q.\left(d_{T} + \frac{\varepsilon_{s}I_{I}}{\varepsilon_{I}}\right)}.\left(\frac{q.N_{D}.I_{I}.d_{a}}{\varepsilon_{o}.\varepsilon_{I}} + \frac{q.N_{D}.d_{a}^{2}}{2.\varepsilon_{o}.\varepsilon_{s}}\right) \\ &.\left(1 + \frac{2.d_{i}}{d_{a}}\right) + V_{g} - \phi_{ms} + \Delta E_{c} - E_{f} \end{split}$$ for $t_I = 0$ (for HEMT) leads to $$n_{s} = \frac{\varepsilon_{o}.\varepsilon_{s}}{q.d_{T}}.\left(\frac{q.N_{D}.d_{a}^{2}}{2.\varepsilon_{o}.\varepsilon_{s}}.\left(1 + \frac{2.d_{i}}{d_{a}}\right) + V_{g} - \phi_{ms} + \Delta E_{c} - E_{f}\right)$$ which is found to be the same expression as reported earlier [33]. ## Threshold voltage Channel is said to reach at threshold if free carriers are zero i.e., depletion width due to metal-insulator-semi conductor contact is equal to $d_i + d_a$ , and is obtained as $$V_{TH}\big|_{HMSFET} = \phi_{ms} - \Delta E_c - \frac{q.N_D.d_a^2}{2.\varepsilon_o.\varepsilon_s} \left(1 + \frac{2.d_i}{d_a}\right) - \frac{q.N_D.t_I.d_a}{\varepsilon_o.\varepsilon_I} + k_1$$ (17) where $k_I$ is resulted from variation of quasi Fermi level with 2DEG sheet carrier density to include subthreshold region. In the absence of heterostructure it is defined as $$V_{TH}\big|_{MISFET} = \phi_{ms} - \frac{q.N_D.d_a^2}{2.\varepsilon_o.\varepsilon_s} \left(1 + \frac{2.d_i}{d_a}\right) - \frac{q.N_D.t_I.d_a}{\varepsilon_o.\varepsilon_I}$$ (18) Substituting $t_I = 0$ in (17) leads to the expression of threshold voltage for HEMT, given by $$V_{TH}|_{HEMT} = \phi_{ms} - \Delta E_c - \frac{q.N_D.d_a^2}{2.\varepsilon_o.\varepsilon_s} \left( 1 + \frac{2.d_i}{d_a} \right) + k_1 \quad (19)$$ which is found to be the same expression as reported earlier [33]. In the absence of heterostructure it is defined as $$V_{TH}\big|_{MESFET} = \phi_{ms} - \frac{q.N_D.d_a^2}{2.\varepsilon_o.\varepsilon_s} \left(1 + \frac{2.d_i}{d_o}\right)$$ (20) this shows that introduction of insulator between metal and semiconductor decreases the threshold voltage by an amount equal to $\frac{q.N_D.t_I.d_a}{\varepsilon_a.\varepsilon_I}$ and the formation of heterostructure increases the threshold voltage to an amount equal to $\Delta E_c - k_I$ in comparison to MESFET and MISFET, i.e., $$\begin{aligned} V_{TH}\big|_{HMISFET} &= V_{TH}\big|_{HEMT} - \frac{q.N_D.t_I.d_a}{\varepsilon_o.\varepsilon_I} \\ V_{TH}\big|_{HMISFET} &= V_{TH}\big|_{MISFET} - \Delta E_c + k_1 \\ V_{TH}\big|_{HEMT} &= V_{TH}\big|_{MESFET} - \Delta E_c + k_1 \\ V_{TH}\big|_{HMISFET} &= V_{TH}\big|_{MESFET} - \frac{q.N_D.t_I.d_a}{\varepsilon_o.\varepsilon_I} - \Delta E_c + k_1 \end{aligned}$$ $$(21)$$ ## III. DRAIN CURRENT AND CONDUCTANCES The expression for drain current and conductances can easily be derived from the expression proposed in our earlier work [33] by replacing the expression of threshold voltage with newer one and $\theta = \frac{\varepsilon_o \cdot \varepsilon_s}{q \left( d_\tau + \frac{\varepsilon_s \cdot d_\tau}{\varepsilon_t} \right)}.$ # IV. LT-MISHEMT AND PERFECT INSULATOR MISHEMT Threshold voltage of LT-MISFET is given by (18) whereas for perfect insulator MISHEMT (in which there is no LT layer, i.e. $d_i = 0$ ) it is given by $$V_{TH}\big|_{HMISFET} = \phi_{ms} - \Delta E_c - \frac{q.N_D.d_a^2}{2.\varepsilon_o.\varepsilon_s} - \frac{q.N_D.t_I.d_a}{\varepsilon_o.\varepsilon_I} + k_1$$ (22) equating (18) and (22) gives the equivalence between LT-MISHEMT and MISHEMT, and is given by $$t_I = \frac{d_i \varepsilon_I}{\varepsilon_s} \tag{23}$$ here it can be noted that the same equivalence can be established between the perfect insulator MISFET and the LT-MISFET. ### V. RESULTS AND DISCUSSION The model have been formulated to predict the sheet carrier density of Metal insulator heterojunction FET (MISHFET), MISFET, HEMT and MESFET and has been extended to evaluate drain current, conductance and cut-off frequency of the device. The parameters used for comparing the characteristics of these devices are of SiO2/InAlAs/InGaAs and are tabulated in Table. 1. The variation of depletion width with gate voltage for two isolated structures (one is the metal semiconductor contact with or without insulator and other is the heterostructure) is shown in Fig.2. The depletion width as a result of metal semiconductor contact with or without insulator reaches its maximum value at gate voltage of -1.761V and-0.696V (threshold voltage) showing the availability of zero free carriers in the conduction band of high band gap semiconductor. This Table 1. List of Parameters | Parameters | Value | |----------------------------|----------------------| | d <sub>s</sub> (Å) | 20 | | d <sub>a</sub> (Å) | 100 | | d <sub>i</sub> (Å) | 100 | | $N_d(m^{-3})$ | $2.0 \times 10^{24}$ | | L (µm) | 0.25 | | $\mathbf{t_l}$ | 100 | | μ (m²/V sec) | 1 | | v <sub>sat</sub> (m/sec) | $3.2 \times 10^{5}$ | | $R_{s}\left(\Omega\right)$ | 0.3 | | $R_d(\Omega)$ | 1 | | T (K) | 300 | Fig. 2. Variation of depletion width with gate voltage for metal semiconductor contact and heterostructure with or without insulator.(inset) Variation of surface potential with gate voltage for heterojunction metal insulator semiconductor field effect transistor. elucidates that with the introduction of insulator between metal and semiconductor, threshold voltage increases owing to the additional voltage drop across the insulator (inset of the figure). With increase in gate voltage from threshold voltage, the depletion width due to metal semiconductor contact reduces. As a result some electrons will transfer from high band gap semiconductor to low band gap semiconductor thereby increasing the 2DEG sheet carrier density. From the figure it is clear that the decrease in depletion width due to metal semiconductor contact is more effective in contrast to device with insulator. This will lead to increase in overall gate voltage swing; which is an important parameter for designing a large signal amplifier. Further increase in gate voltage (i.e. 0.2V and 0.35V semiconductor with or without insulator) increases 2DEG sheet carrier density to its maximum value. After this gate voltage, no further transfer of free carriers from high band gap semiconductor to quantum well takes place, which results in some free carriers or undepleted region in high band gap semiconductor. At this voltage conduction band in high band gap semiconductor region crosses the Fermi-level (showing $\Delta = 0$ ). Further increase in gate voltage will only undeplete the dopant region leading to increase in free carriers in the high band gap semiconductor and the 2DEG remain unaffected. The variation of sheet carrier density is shown in Fig.3 for four different devices—Metal insulator semiconductor with heterostructure; Metal semiconductor with heterostructure; Metal insulator semiconductor without insulator; Metal semiconductor device without insulator to show the importance of insulator and conduction band discontinuity. Figure shows that threshold voltage for metal insulator semiconductor with and without heterojunction is -1.761V and -1.1V respectively i.e. introduction of insulator raises the threshold voltage by an amount $\frac{q.N_D t_1.d_a}{\varepsilon.\varepsilon.}$ while for devices without insulator these values changes to -0.696V and -0.036V i.e. introduction of heterojunction increases the threshold voltage by an amount $\Delta E_c - k_1$ . The point at Which parallel conduction starts is the point where both densities equalize each other or no charges will transfer to the quantum well. Figure also shows that introduction of heterojunction or insulator in the device only lead to change in gate voltage swing and have no effect on maximum value of sheet carrier density or this will only going to effect the variation in sheet carrier density that can be used to improve device performance with different choice of the device. The variation of potential ( $\Delta$ ) across the interface of two depletion regions with gate voltage for heterojunction metal semiconductor device with or without insulator is shown in Fig.4. More the potential, **Fig. 3.** Variation of sheet carrier density with gate voltage for MISHEMT, MISFET, HEMT and MESFET. Fig. 4. Variation of potential where two structures coupled ( $\Delta$ ) with gate voltage for MISHEMT and HEMT. more the depletion width, lesser the free carriers available in high band gap semiconductor that can transfer to the quantum well and lesser will be the sheet carrier density. The gate voltage at which parallel conduction starts is the gate voltage at which $\Delta$ is equal to zero or conduction band in high band gap semiconductor crosses the Fermi level. For both the devices $\Delta$ decrease from the threshold point of the device and from the same value and reaches its minimum value at the parallel conduction point. This variation corresponds to the voltage drop across the insulator. **Fig. 5.** Variation of Transconductance with gate voltage for MISHEMT and HEMT for different drain voltages. **Fig. 6.** Variation of Cut-off Frequency with gate voltage for MISHEMT and HEMT for different drain voltages. To see the effect of insulator on the device characteristics, transconductance have been plotted in Fig.5 with gate voltage for HEMT device with or without insulator. Figure shows that HEMT with insulator although have half the value in comparison with HEMT without insulator but have almost constant variation of transconductance for large range of gate voltage which makes it useful for high performance amplifications. The corresponding values of cut-off frequency have been plotted in Fig.6. From the figure the maximum value of cut-off frequency obtained is 98GHz and 76GHz for MISHEMT and HEMT respectively. ## VI. CONCLUSIONS An analytical model has been proposed for predicting the characteristics of heterojunction MISFET (MISHEMT). The expression for sheet carrier density obtained from the analysis shows excellent agreement with previous models that proves the validity of our model. The comparison between characteristics and expressions of HEMT/MESFET/MISHEMT/MISFET shows that with the introduction of insulator between metal and semiconductor leads to increase in threshold voltage by an amount $\frac{q \cdot N_D \cdot t_I \cdot d_a}{\varepsilon \cdot \varepsilon}$ as a result of voltage drop across the insulator, while introduction of heterojunction leads to increase in threshold voltage by an amount $\Delta E_c - k_1$ for almost the same value of parallel conduction voltage. This will lead to larger gate voltage swing that makes it suitable for large signal amplifications. The comparison of transconductance shows that HEMT with insulator although have half the value in comparison with HEMT but have almost constant variation for large range of gate voltage which makes it suitable for high performance amplifiers. Same characteristics can be achieved with perfect insulator MISHEMT (MISFET) as with the LT-MISHEMT (MISFET) by choosing the thickness of perfect insulator to be $\frac{\mathcal{E}_I}{\mathcal{E}_S}$ times the thickness of LT-layer. ### ACKNOWLEDGMENTS Authors are thankful to Council of Scientific and Industrial Research (CSIR), Government of India and Defence Research Development Organization (DRDO), Ministry of Defence, Government of India, for providing the necessary financial assistance. ## REFERENCES - [1] Sandeep R. Bahl and Jesus A. del Alamo, Physics of Breakdown in InAlAs/n<sup>+</sup>-InGaAs Heteros tructure Field –Effect Transistors, IEEE Trans. Electron Devices, 1994; (41): p. 2268. - [2] Sandeep R. Bahl, Jesus A. del Alamo, Jurgen Dickmann and Steffen Schildberg, Off State Breakdown in InAlAs/InGaAs MODFET's, IEEE Trans. Electron Device, 1995; (42): p. 15. - [3] Aldo Di Carlo, Lorenzo Rossi, Paolo Lugli, Gunther Zandler, Gaudenzio Meneghesso, Mike Jackson and Enrico Zanoni, Monte Carlo Study of the Dynamic Breakdown Effects in HEMT's, IEEE Electron Device Letters, 2000 (21): p. 149. - [4] Mark H. Somerville, Chris S. Putnam and Jesus A. del Alamo, Determining dominant breakdown mechanisms in InP HEMTs, IEEE Electron Device letters, 2001; (22): p. 565. - [5] M. Borgarino, R. Menozzi, D. Dieci, L. Cattani and F. Fantini, Reliability physics of compound semiconductor transistors for microwave applications, Microelectronics Reliability 2001; (41): p. 21. - [6] Gaudenzio Meneghesso and Enrico Zanoni, "Failure modes and mechanisms of InP-based and metamorphic high electron mobility transistors", Microelectronic reliability 2002; (42): p. 685. - [7] Ammar Sleiman, Aldo Di Carlo, Paolo Lugli, G. Meneghesso, E. Zanoni and J. L. Thobel, Channel Thickness dependence of Breakdown Dynamic in InP-based lattice-Matched HEMTs, IEEE Trans. Electron Device 2003; (50): p. 2009. - [8] K. Higuchi, H. Matsumoto, T. Mishima and T. Nakamura, High Breakdown voltage InAlAs/InGaAs High Electron Mobility Transistors on GaAs with Wide Recess Structure, Jpn. J. Appl. Phys. 1999: (38): p. 1178. - [9] S. H. Wemple, W. C. Niehaus, H. M. Cox, J. V. Dilorenzo, and W. O. Schlosser, Control of gate drain avalanche in GaAs MESFET's, IEEE Trans Electron Devices, 1980; (27): p. 1013. - [10] B. Kim, H. Q. Tserng, and H.D. Shih, Microwave power GaAs MISFET's with undoped AlGaAs as an insulator, IEEE Electron Device Lett., 1984; (5): p. 494. - [11] B. Kim, H. Q. Tserng, and J. W. Lee, GaAs/AlGaAs heterojunction MISFET's having 1-W/mm power density at 18.5GHz, IEEE Electron Device Lett., 1986; (7): p. 638. - [12] T. Mimura and M. Fukutta, Status of the GaAs metal-oxide-semiconductor technology, IEEE Trans Electron Devices, 1980; (27): p. 1147. - [13] Richard A. Kiehl, Sandip Twari, Steven L. Wright, and M. A. Olson, p-Channel Quantum- Well Heterostructure MI<sup>3</sup>SFET, IEEE Electron Device Letters, 1988; (9): p. 309. - [14] Bumman Kim, R.J. Matyi, Marianne Wurtele, and Hua Quen Tserng, AlGaAs/InGaAs/GaAs Quan tum-Well Power MISFET at Millimeter-Wave Frequencies, IEEE Electron Device Letters, 1988; (9): p. 610. - [15] Shuichi Fujita, Makoto Hirano and Takashi Mizutani, Small-Signal Characteristics of n+ -Ge Gate AlGaAs/GaAs MISFET's, IEEE Electron Device Letters, 1988; (9). - [16] Takao Waho and Fumihiko Yanagawa, A GaAs MISFET Using an MBE-Grown CaF<sub>2</sub> Gate Insulator Layer, IEEE Electron Device Letters, 1988; (9): p. 548. - [17] Arsam Antreasyan, P. A. Garbinski, Vincent. D. Mattera, M. D. Feuer, H. Temkin, and J. Filipe, High-speed Enhancement-Mode InP MISFET's Grown by Chloride Vapor-Phase Epitaxy', IEEE Transactions on Electron Devices. 1989; (36): p. 256. - [18] Jesus A. Del Alamo, and Takashi Mizutani, Bias Dependence of $f_T$ and $f_{max}$ in an $In_{0.52}Al_{0.48}As/n+-In_{0.53}$ Ga<sub>0.47</sub>As MISFET, IEEE Electron Device Letters 1988; (9): p. 654. - [19] Jesus A. Del Alamo and Takashi Mizutani, A Recessed-Gate In<sub>0.52</sub>Al<sub>0.48</sub>As/n+-In<sub>0.53</sub>Ga<sub>0.47</sub>As MIStype FET, IEEE Trans. On Electron Devices, 1989; (36): p. 646. - [20] Jesus A. Del Alamo and Takashi Mizutani, An In<sub>0.52</sub>Al<sub>0.48</sub>As/n+-In<sub>0.53</sub>Ga<sub>0.47</sub>As MISFET with Modulation-Doped Channel, IEEE Electron Device Letters, 1989; (10): p. 394. - [21] Paul Saunier, Richard Nguyen, L.J. Messick and M.A. Khatibzadeh, An InP MISFET with a 1.8 W/mm at Power Density of 30 GHz, IEEE Electron Device Letters, 1990; (11): p. 48. - [22] Chang-Lee Chen, ZEEE, Frank W. Smith, Brian J. Clifton, Leonard J. Mahoney, Michael J. Manfra, and Arthur R. Calawa, High-Power-Density GaAs MISFET's with a Low-Temperature-Grown Epitaxial Layer as the Insulator, IEEE Electron Device Letters, 1991; (12): p. 306. - [23] Chang-Lee Chen, Arthur R. Calawa, William E. Courtney, Leonard J. Mahoney, Susan C. Palmateer, Michael J. Manfra and Mark A. Hollis, Effects of Interface Traps on the Transcon ductance and Drain Current of InP MISFET's, IEEE Trans. on Electron Devices, 1992; (39): p. 1797. - [24] Hiroshi Iwai, Hisayo Sasaki Momose, Toyota Morimoto, Yoshio Ozawa, and Kikuo Yamabe, Stacked-Nitride Oxide Gate MISFET With High Hot-Carrier-Immunity, IEDM-90, 1990; p. 235. - [25] Yoon-Ha Jeong, Ki-Hawn Choi, and Seong-Kue Jo, Sulfide Treated GaAs MISFET's with Gate Insulator of Photo-CVD Grown P<sub>3</sub>N<sub>5</sub> Film, IEEE Electron Device Letters, 1994; (15): p. 251. - [26] Hisayo Sasaki Momose, Toyota Morimoto, Yoshio Ozawa, Kikuo Yamabe, and Hiroshi Iwai, An Improvement of Hot-Carrier Reliability in the Stacked Nitride-Oxide Gate n- and p-MISFET's, IEEE Trans. on Electron Devices, 1995; (42): p. 704. - [27] C. L. Chen, L. J. Mahoney, K. B. Nichols, M. J. Manfra, B. F. Gramstorff, K. M. Molvar, R. A. Murphy, and E. R. Brown, Self-Aligned GaAs MISFET's with a Low-Temperature-Grown GaAs Gate Insulator, IEEE Electron Device Letters, 1995; (16): p. 109. - [28] C. L. Chen, L. J. Mahoney, K. B. Nichols, E. R. Brown, and B. F. Gramstorff, Self-Aligned p-Channel MISFET with a Low-Temperature-Grown GaAs Gate Insulator, IEEE Electron Device Letters, 1996; (17): p. 413. - [29] R.V.V.V.J. Rao, T.C. Chong, L.S. Tan, W.S.Lau and J.J. Liou, A Physical Analytical Model for LT-GaAs and LT-Al<sub>0.3</sub>Ga<sub>0.7</sub>As MISFET Devices, IEDM-99 1999; p. 134. - [30] Ritesh Gupta, Mridula Gupta and R. S. Gupta, A New Depletion dependent Analytical Model for Sheet Carrier density of InAlAs/InGaAs heteros tructure, InP based HEMT, Solid State Electronics 2003; (47): p. 33. - [31] Ritesh Gupta, Mridula Gupta and R. S Gupta, A New simplified Analytical Short-channel Thres hold Voltage Model for InAlAs/InGaAs Hetero structure InP based Pulsed Doped HEMT, Solid State Electronics 2004; (48), p. 437. - [32] N. DasGupta and A. DasGupta, An analytical expression for sheet carrier concentration versus gate voltage for HEMT modeling, Solid State Electron., 1993; (36): p. 201. - [33] "An Analytical Non-Linear Charge Control Parasitic Resistance Depending Model for InAlAs/InGaAs/InP HEMT Characteristics", Ritesh Gupta, Abhinav Kranti, S Haldar, Mridula Gupta and R S Gupta, Microelectronics Engineering, Vol. 60, no. 3 4, pp. 323-337, 2002 Ritesh Gupta was born in Delhi, India, on 20th July, 1976. He received the B.Scand M.Scdegrees in Physics in 1997 and 1999 respectively and his PhD degree in microelectronics from University of Delhi, India in 2003. He is currently working as Research Associate at semiconductor device research laboratory, Department of Electronic Science, University of Delhi, South Campus. His research interests include modeling and simulation of Si/SiC/InP MESFET/MOSFET/HEMT/MISHEMT devices for high frequency applications. He has 20 technical publications in various journals and conferences. Sandeep Kr Aggarwal was born in Delhi, India, on 1st December, 1976. He received the B.Scand M.Scdegrees in Physics and Electronics from Jamia Millia Islamia University, Delhi, India, in 1999 and 2001, respectively. He is pursuing his PhD degree in microelectronics at semiconductor device research laboratory, Department of Electronic science, University of Delhi South Campus. His research interests include modeling and simulation of SiC/InPDG-MESFET/SOIMESFET/HEMT devices for High Power, High Frequency and High Temperature applications. He has ten technical publications in various journals and conferences. Mridula Gupta received the B.Sc. degree in physics, the M.Sc. degree in electronics, the M.Tech. degree in microwave electronics, and the Ph.D. degree in optoelectronics from the University of Delhi, New Delhi, India, in 1984, 1986, 1988, and 1998, respectively. She joined the Department of Electronic Science, University of Delhi, in 1989, as a Lecturer and is currently a Reader there. Her current research interests include modeling and simulation of MOSFETs, MESFETs, and HEMTs for microwave-frequency applications. She has 117 publications in international and national journals and conferences. She contributed one chapter entitled. "MOSFET Modeling" in the Encyclopedia on RF and Microwave Engineering (Wiley, 2005). Dr. Gupta is a Fellow of the Institution of Electronics and Telecommunication Engineers, India, and is a Life Member of the Semiconductor Society of India. She was the Secretary of the Asia Pacific Microwave Conference (APMC-2004) held in New Delhi, India, in December 2004. R. S. Gupta received the B.Sc. and M.Sc. degrees from Agra University, Agra, India, in 1963and 1966, respectively and the Ph.D. degree in electronic engineering from the Institute of Technology, Banaras Hindu University, Varanasi, India, in 1970. He joined Ramjas College, University of Delhi, India, in 1971, and then the Department of Electronic Science, University of Delhi, in 1987, where he is currently a Professor. His present interests and activities cover modeling of siliconon-insulator submicrometer and lightly doped drain MOSFETs, modeling and design of highelectronmobility transistors, hot-carrier effects in MOSFETs, and modeling of GaAs MESFETs for high-performance microwave-and millimeterwave circuits and quantum effect devices. He heads several major research projects sponsored by the Ministry of Defence, Department of Science and Technology, Council of Science and Industrial Research, and University Grants Commission. He has published more than 336 papers in various international and national journals and conferences. He has contributed one chapter entitled. "MOSFET Modeling" in the Encyclopedia on RF and Microwave Engineering (Wiley, 2005). Twenty-Eight students have already obtained their Ph.D. degrees under his guidance and ten students are working under him also for their Ph.D. degrees. He was a Visitor at the University of She field, She field, U.K., in 1988, under the ALIS Link exchange program and was also visited several U.S. universities in 1995. He has also visited Czech Republic in August 2003, Korea in November 2003, and RPI Troy, NY in August 2004and China in December 2005. Dr. Gupta was an Executive Member of the IEEE-ED/MTT Chapter India Council. He is listed in the Who's Who in the World. His name also appeared in the. "Golden List" of IEEE TRANSACTIONS ON ELECTRON DEVICES in December 1998 and December 2002. He is a Fellow of the Institution of Electronics and Telecommunication Engineers (India), member of the Indian Chapter of the International Centre for Theoretical Physics (ICTP), and Life Member of the Semiconductor Society of India. He was the Secretary of both ISRAMT '93 and APMC'96 and the Chairman of the Technical Program Committee of APMC '96, and has edited the proceedings of both international conferences. He was the Chairman of the Asia Pacific Microwave Conference (APMC-2004), New Delhi, India, held in December 2004.