**IPE 6-4-3** 

### A Simple ZVZCS Sustain Driver for a Plasma Display Panel

Kang-Hyun Yi\*, Sang-Kyoo Han\*\*, Seong-Wook Choi\*, Chong-Eun Kim\* and Gun-Woo Moon\*†

<sup>†\*</sup>Dept. of Electrical Engineering, KAIST, Daejeon, Korea <sup>\*\*</sup>School of Electrical Engineering, Kookmin University, Korea

#### **ABSTRACT**

A high efficiency and low cost sustain driver for a plasma display panel (PDP) utilizing a current pumping method is proposed. The main concept of the proposed circuit is using the current source to charge and discharge the panel. As a result, all power switches can achieve zero voltage switching (ZVS) and every auxiliary switch can also achieve zero current switching (ZCS). Since the inductor current can compensate for the discharge current, the current stress of all the power switches can be reduced considerably. Furthermore, it has features such as a simpler structure, less mass, lower cost and lower electromagnetic interference than in previous circuits.

Keywords: Plasma Display Panel, Sustain Driver, Current Pumping Method

#### 1. Introduction

Plasma displays panels (PDPs), invented at the University of Illinois in 1946 by Prof. Bitzer and Prof. Slottow, have been praised for their large screen size, wide viewing angle, long life, high contrast ratio and thinness. Therefore, it is obvious that PDPs are the best candidate for high-definition televisions (HDTVs) with high resolution. Fig. 1 shows the simplified structure of a PDP with three electrodes. It consists of two glass plates filled with chemically stable rare gases, helium (He) or xenon (Xe) and it is comprised of transparent X and Y sustain electrodes covered with a dielectric layer on the face plate and address electrodes perpendicular to the sustain electrodes on the back plate. A desired color can be

realized by exciting the phosphors on the addressing electrode to emit visible light with the ultraviolet photons generated by the gas discharge [1].



Fig. 1 Simplified structure of PDP with three electrodes

Generally, PDPs have been driven by the address display separation (ADS) method. The driving operation is divided into three periods: reset, addressing, and sustaining periods, as shown Fig 2. During the reset period a high voltage (usually larger than 340V) is forced between electrode X and electrode Y to initialize all the cells in order to obtain the same conditions for all the cells In the addressing period, wall charges are accumulated in

Manuscript received May 18, 2005; revised Jun. 27, 2006

<sup>&</sup>lt;sup>†</sup>Corresponding Author: gwmoon@ee.kaist.ac.kr

Tel: +82-42-869-3475, Fax: +82-42-861-3475, KAIST

<sup>\*</sup>Dept. of Electrical Engineering and Computer Science, KAIST

<sup>\*\*</sup>School of Electrical Engineering, Kookmin University

the cells which display the image. In the last period, sustaining, the discharges occur in the cells addressed previously and the desired image can be obtained on the panel.

During the sustaining period of Fig. 2, the panel voltage waveform is a rectangular pulse from V<sub>S</sub> to -V<sub>S</sub> between electrode X and Y. Due to the existence of the dielectric layer, the PDP is purely a capacitive load (C<sub>P</sub>) with respect to circuit operation. As a result, during charging and discharging transients, 2C<sub>P</sub>Vs<sup>2</sup> of energy is consumed in one cycle where C<sub>P</sub> and V<sub>S</sub> are the panel capacitance and the power supply voltage, respectively. If the operating frequency is defined by f, then the total consumed energy becomes  $2fC_PV_S^{2[2]}$ . If the operating frequency f and  $V_S$  is increased, there will be considerable unusable energy which causes serious problems in driving the PDP. In addition, the surge current for charging and discharging the transient intervals causes electromagnetic interference (EMI) noise. To solve these problems, the sustain driver with an energy-recovery-circuit (ERC) is essential in the sustaining period to display the desired image effectively in the PDP.

Many energy recovery circuits have been proposed [3-9]. Among them, the energy recovery circuit using the LC resonant concept [3-4] features high efficiency and good circuit flexibility to cope with various driving methods. Therefore, a number of leading PDP makers have adopted this type of circuit. In addition, several researchers have investigated various new circuits to improve performance and reduce circuit volumes. However, there are some drawbacks such as low efficiency, bulk size, manufacturing or limitation of high frequency driving.



Fig. 2 Voltage waveforms applied to X and Y electrodes in ADS driving method

Therefore, in this paper, a new sustain driver with an energy recover circuit PDP is proposed to solve the drawbacks of the prior circuits with a new driving concept: a current pumping method. The proposed circuit builds up the inductor current before inverting the polarity of the panel. As a result, the main power switches are turned on under a zero voltage condition and the auxiliary switches are turned off under a zero current condition. Furthermore, since the inductor current compensates for the discharging current, the current stress of the main power switches can be considerably reduced. In addition, the proposed sustain driver shows high efficiency and EMI noise resulting from no surge current. Since the transient time can be shortened, PDPs can be driven in high frequencies to obtain high luminance efficiency.

#### 2. PRIOR CIRCUITS



Fig. 3 LC resonant-type PDP driving circuit
(a) Series resonance (b) Parallel resonance

Fig. 3 shows the two representative circuits suggested by Webber and Ohba using series or parallel LC resonance. During charging or discharging the panel, the equivalent circuit of the prior two circuits and panel voltage waveforms of each are shown in Fig. 4. The panel voltages are changed by the LC resonance to the desired voltage level. However, the desired sustain voltage is acquired by hard switching the main inverter switching.

Therefore, a large surge current occurs, as a result of parasitic component effects such as parasitic resistance, on-state resistance of switches, and the forward voltage drop Von as shown in Fig. 4. Considering the parasitic component effects, the equation of panel voltage  $v_{yx}$  can be obtained as follows from the equivalent circuit:

Series resonant type

$$v_{yx} = \left(V_s/2 - V_{on}\right) \left[1 - e^{-t/\tau} \left(\cos\omega t + \left(R/\omega L\right)\sin\omega t\right)\right]$$
 (1)

Parallel resonant type

$$v_{yx} = -(V_s - V_{on})e^{-t/\tau} \left(\cos\omega t + (R/\omega L)\sin\omega t\right) - V_{on}$$
 (2)

where  $\tau = 2L/R$  and  $\omega = \sqrt{(1/LC_p) - (R/2L)^2}$ . The peak value of two equations can be obtained as follows [10].

Series resonant type

$$V_{yx,pk} = \left(V_s/2 - V_{on}\right) \left(1 + e^{\left(\pi R/2\right)\sqrt{Cp/L}}\right) \tag{3}$$

Parallel resonant type

$$V_{yx,pk} = (V_s - V_{on})e^{(\pi R/2)\sqrt{Cp/L}} - V_{on}$$
(4)



Fig. 4 Equivalent circuit for LC resonant-type PDP driving circuit

(a) Series resonance (b) Parallel resonance

As shown in the above equations, as the parasitic components increase, the peak voltage by LC resonance decreases. This means that an increase in the parasitic resistance or diode forward voltage drop causes a large surge current and reduced recovery efficiency. The parasitic components can be reduced by designing the circuit board optimally and selecting good semiconductor devices. However, since the parasitic effects cannot be removed completely, surge current, EMI and power loss by hard switching are inevitable. In addition, since the transition time, duration of the inversion of panel voltage from -V<sub>S</sub> to V<sub>S</sub>, is fixed when the inductance is selected, a very small inductance value is needed to obtain a faster transition time. However, this small inductance is hard to implement due to the parasitic components of the circuits. This is a distinct limitation of the conventional LC resonant method.

# 3. OPERATIONAL PRINCIPLE AND FEATURES OF THE PROPOSED SUSTAIN DRIVER

#### 3.1 Operational Principles of the Proposed Sustain Driver Circuit

Fig. 5 shows the circuit diagram and key waveforms of the proposed sustain driver for the PDP. The proposed sustain driver features a simpler structure, less mass and lower production cost because it has only two auxiliary power switches and two inductors as shown Fig 5 (a) instead of a bulky additional circuit for the ERC. The operation of the proposed sustain driver can be divided into two half cycles,  $t_0 \sim t_5$  and  $t_5 \sim t_0$ , and mode diagrams are shown in Fig. 6. Because the operation of the two half cycles are symmetric, only the first half cycle is considered.

**Mode 1**( $t_0 \le t \le t_1$ ):**Mode 1**( $t_0 \le t \le t_1$ ): In this mode, since switches,  $M_3$  and  $M_4$ , are turned on and other switches are turned off, the panel voltage,  $v_{Cp}$ , is sustained to  $-V_S$ .

**Mode 2**( $t_1 \le t \le t_2$ ): When auxiliary switch M<sub>5</sub> is turned on at t<sub>1</sub>, mode 2 begins. During t<sub>1</sub> and t<sub>2</sub>, both

inductor-current,  $i_{L1}$  and  $i_{L2}$ , are built up linearly with a slope of  $V_s$  / ( $L_1 + L_2$ ) through  $M_3$ ,  $M_4$ ,  $M_5$  and body diode  $D_6$  of  $M_6$ . But the panel voltage is still maintained at  $-V_s$ . The current is expressed as:

$$i_{L1}(t) = i_{L2}(t) = \frac{V_s}{2L}(t - t_1)$$
 (5)

During this mode, the energy-recovery inductor can have sufficient energy to make panel voltage,  $V_x$  and  $V_y$ , go up to sustain voltage  $+V_S$  or go down to  $-V_S$ .



(a) Circuit diagram of the proposed circuit



Fig. 5 The proposed circuit diagram and its key waveforms

**Mode 3**( $t_2 \le t \le t_3$ ): When M<sub>3</sub> and M<sub>4</sub> are turned off with M<sub>5</sub> on state, mode 3 begins at t<sub>2</sub>. Since the series resonant circuit is formed by  $L_1 = L_2 = L$  and  $C_P$  with initial conditions of  $v_{K_1}(t_2) = v_{K_2}(t_2) = V_s$ ,  $v_{K_3}(t_2) = v_{K_4}(t_2) = 0V$ ,  $v_{K_2}(t_2) = -V_s$  and  $i_{L_1}(t_2) = i_{L_2}(t_2) = (V_s/2L)\delta T$ , panel voltage,  $v_{C_P}(t)$ , and displacement current  $C_P$ ,  $i_{C_P}(t)$  are given by

$$v_{Cp}(t) = -V_s \cos \omega_c(t - t_2) + \sqrt{\frac{2L}{Cp}} \left(\frac{V_s}{2L} \delta T\right) \sin w_c(t - t_2)$$
 (6)

$$i_{C_p}(t) = \left(\frac{V_s}{2L}\delta T\right)\cos w_c(t-t_2) + \sqrt{\frac{C_p}{2L}}\left(V_s\right)\sin w_c(t-t_2) \tag{7}$$

where  $\delta T = t_2 - t_1$  and  $\omega_c = 1/\sqrt{2LC_p}$ . Before  $t_3$ ,  $v_{Cp}$  is clamped to  $V_S$ , the output capacitors of switches,  $M_1$  and  $M_2$ , are discharged. Therefore, the voltage across  $M_1$  and  $M_2$  falls to zero.

**Mode 4(**  $t_3 \le t \le t_4$  **):** When switches,  $M_1$  and  $M_2$ , are turned on at  $t_3$  under zero voltage condition, mode 4 begins and t  $i_{L1}$  flows to the input source through body diode  $D_1$  of  $M_1$ . Additionally,  $i_{L2}$  flows through body diode  $D_2$  of  $M_2$  and the inductor current is decreased with a slope of  $-V_s$  /  $(L_1 + L_2)$ . The inductor current is given by:

$$i_{L1} = i_{L2} = i_{L2}(t_3) - \frac{V_s}{2L}(t - t_3)$$
 (8)

This resulted in the canceling of panel discharge currents  $M_1$  and  $M_2$  simultaneously. By compensating the panel discharge current in the main power switches, the current stresses on power switches  $M_1$  and  $M_2$  can be greatly reduced as shown Fig. 5 (b). During this mode, the compensated current of the main inverter switches can be expressed as:

$$i_{M1}(t) = i_{M2}(t) = i_{dis}, comp(t) = i_{dis}(t) - i_{L1}(t)$$
 (9)

During mode 4, panel voltage  $V_v$  is sustained at  $V_S$ .

**Mode 5**( $t_4 \le t \le t_5$ ): When the inductor current is zero, mode 5 begins. This means that the auxiliary switches are turned off under zero current condition t4. However, panel voltage  $V_y$  is maintained at  $V_S$  as mode 4.

The circuit operation of  $t_5 \sim t_0$  is similar to that of  $t_0 \sim t_5$ . Therefore, the operation is repeated. In the circuit diagram, diodes  $D_{C1} \sim D_{C4}$ , are used to clamp the voltage of auxiliary switches to  $V_S$  when they are turned off.

As shown in the previous modal analysis, the conduction losses of the main inverter switches can also be reduced significantly and the current stresses of the main inverter switches can be reduced due to the inductor current compensating discharge current. In addition, switches  $M_1$ ,  $M_2$ ,  $M_3$  and  $M_4$  are turned on in a zero voltage condition. And auxiliary switches  $M_5$  and  $M_6$  are turned off in a zero current condition. Therefore, high efficiency can be obtained with the simple ERC method because of the canceling discharge current and soft switching of the power switches.



Fig. 6 Operational modes of the proposed sustain driver (a) Mode 1  $(t_0 \sim t_1)$  (b) Mode 2  $(t_1 \sim t_2)$ 

(c) Mode 3  $(t_2 \sim t_3)$  (d) Mode 4  $(t_3 \sim t_4)$ 

#### 3.2 Features of the proposed sustain driver

The proposed sustain driver can be applied to drive the industrial and the large screen size PDPs with a fast transition time and high frequency. To obtain these features,

Table 1 Inductance value to obtain desired transition time in the prior circuit and the proposed circuit where Cp=80nF (42-inch PDP)

|                                  | Series<br>resonant type | Parallel resonant type | Proposed sustain driver                                                                                            |
|----------------------------------|-------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------|
| Transition time $\Delta T$       | $2\pi\sqrt{LC_p}$       | $\pi\sqrt{LC_{ m p}}$  | $\sqrt{2LC_{P}} \left[ \sin^{-1} \left( 1/\sqrt{(\delta T/\sqrt{2LC_{P}})^{2} + 1} \right) + \theta \right]^{(1)}$ |
| Inductor for $\Delta T = 600 ns$ | 0.227 μH                | 0.455 μ <b>Η</b>       | 1 $\mu H$ when built-time, $\delta T = 200 ns$                                                                     |
| Inductor for $\Delta T = 500 ns$ | 0.158 <i>μH</i>         | 0.306 μH               | 1 $\mu H$ when built-time, $\delta T = 300 ns$                                                                     |
| Inductor for $\Delta T = 400 ns$ | 0.100 μH                | 0.200 <i>μH</i>        | 0.7 $\mu H$ when built-time, $\delta T = 300 ns$                                                                   |

it is very important to select the appropriate inductance value for the energy recovery operation. In section II, two prior circuits using resonance between panel capacitance Cp, and resonant inductor L, are studied. As shown in Table 1, if the two prior circuits are applied to a 42-inch PDP (Cp=80nF), the series resonant type circuit [3] needs two inductors with an inductance of 0.227uH. parallel resonant type [4] needs an inductor with a value of 0.445uH to obtain the transition time of  $\Delta T$ =600ns. If the board has a parasitic inductor, the two prior circuits cannot achieve the desired fast transition time. Therefore, the faster the transition time is, the harder it is to design an inductor, as shown in Table 1. However, the proposed sustain driver with two inductors of value 1uH can be applied to a 42-inch PDP and can obtain a sufficient transition time. In other words, it is insensitive to the effects of the parasitic components.



Fig. 7 Long PCB across panel to apply the parallel resonant type in industrial PDP

The parallel resonant type needs a long wire across the panel for the sustain driver of a PDP, as shown in Fig.7. This means that it is hard to obtain normal operation due to the parasitic inductor on the long wire. Therefore, it is hard to use the parallel resonant type for industrial PDPs. Although the proposed driver seems to be similar to the parallel resonant type, it can be applied to industrial PDPs. The improved sustain driver can be obtained without additional circuits as shown in Fig. 8. By replacing auxiliary switches with two inductors, the inductors can absorb the parasitic inductance with the same operation of the proposed sustain driver.



Fig. 8 Circuit diagram of the improved sustain driver to overcome problem of the parasitic inductor on wire across panel

#### 4. DESIGN CONSIDERATION

## 4.1 Relationship of Transition Time $\Delta T$ , Inductor L, and built-up time $\delta T$

It is assumed that parasitic components, such as resistor, inductor, etc are neglected because normal operation is not affected by parasitic components. Transition time  $\Delta T$  is defined as the time duration during which the panel voltage is changed from  $V_S$  to  $-V_S$ . By replacing t-t<sub>1</sub> to  $\Delta T$  and  $V_{Cp}(t)$  to  $V_S$ , the equation (6) becomes:

$$V_s = -V_s \cos w_c(\Delta T) + \sqrt{\frac{2L}{C_p}} \left(\frac{V_s}{2L} \delta T\right) \sin w_c(\Delta T)$$
 (10)

By solving this equation,  $\Delta T$  can be obtained when  $\delta T$  is defined as the time duration in which the inductor current is built up before the inversion of the panel polarity. As a result, transition time  $\Delta T$  can be given by

$$\Delta T = \sqrt{2LCp} \left[ \sin^{-1} \left( 1/\sqrt{(\delta T/\sqrt{2LCp})^2 + 1} \right) + \theta \right]$$
 (11)

where  $\theta = \tan^{-1}(\sqrt{2LC_p}/\delta T)$ . Transition time,  $\Delta T$ , is decreased as the current build-up time,  $\delta T$ , is longer with a fixed value of  $L_1 = L_2 = L$ . This means that another design factor is considered in designing inductor L. This means that if a faster transient time with a fixed inductance is required the inductor current should be built up more before transition.

## 4.2 Power Losses according to Built-up time $\delta T$ and Inductance of L

Until now, many sustain drivers for PDPs have been proposed, but have not been applied to PDP products,

because power consumption is an important application factor. In this section, the power loss equation of the proposed circuit is shown to predict power consumption and considers power loss according to the design parameters of previous section. By considering the mode analysis in Fig. 8, the power consumption in the main inverter switch and auxiliary switches can be obtained in one switching period T as follows:

$$P_{SUS-SW} = \frac{4}{T} \left[ \int_{0}^{\delta T} \left( \frac{V_{s}}{2L} t \right)^{2} R_{ds-sus} dt + \int_{0}^{\delta T} \left( \frac{V_{s}}{2L} t \right) V_{on-body} dt \right]$$
(12)
$$P_{ER-SW} = \frac{2}{T} \left[ \int_{0}^{\delta T} \left( \frac{V_{s}}{2L} t \right)^{2} R_{ds-on} dt \right] + \frac{2}{T} \left[ \int_{0}^{\delta T} \left( \frac{V_{s}}{2L} t \right) V_{on-body} dt \right]$$
(13)
$$+ \frac{2}{T} \left[ \int_{\delta T}^{\delta T+\Delta T} \left( \frac{V_{s}}{2L} \delta T \cos(t-\delta T) - \sqrt{\frac{C_{p}}{2L}} V_{s} \sin(t-\delta T) \right)^{2} R_{ds-on} dt \right]$$

$$+ \frac{2}{T} \left[ \int_{\delta T}^{\delta T+\Delta T} \left( \frac{V_{s}}{2L} \delta T \cos(t-\delta T) - \sqrt{\frac{C_{p}}{2L}} V_{s} \sin(t-\delta T) \right) V_{on-body} dt \right]$$



- A: Current waveforms of auxliary switches for ERC
- B: Current waveforms of main inverter switches
- C: Current waveforms of panel capacitor

Fig. 9 Current waveforms of the main inverter switches and auxiliary switches

where  $R_{ds\text{-}sus}$  and  $R_{ds\text{-}er}$  are the on-resistance of the main inverter switches and auxiliary switch and  $V_{on\text{-}body}$  is the forward voltage drop in the body diode of the auxiliary and main switches. This is not considered a power loss of

the clamping diode. This power loss is considered as a conduction loss of the inductor current because a large amount of surge current of the main inverter switches must be removed by adapting the proposed sustain driver using the current-pumping method. By using (12) and (13), the power loss according to variations of the built-up time and inductor value can be calculated with parameters used in the prototype PDP driver, as shown in Fig. 9. The transition time is decreased as the current build-up time,  $\delta T$ , is increased with a fixed inductance value, but the conduction losses are increased. Thus, the value of the build-up time,  $\delta T$ , can be carefully selected to obtain a desirable transition time and high efficiency.



Fig. 10 Calculated conduction loss under δT and L variations without discharging current

#### 5. EXPERIMENTAL RESULTS

A prototype sustain driver for a PDP is implemented with specifications as follows:,  $L_1 = L_2 = 21 \mu H$ ,  $C_p = 2 n F$  (6 inch panel),  $M_1 - M_6 = 2 S K 2995$ , clamp diodes=S20LC30, gate driver IC=IR2110, switching frequency=50KHz, transition time  $\Delta T \leq 800 n s$ , and  $V_S = 141 V$ . Fig. 11 shows the experimental results of the proposed circuit. Panel voltages  $V_x$  and  $V_y$  are charged and discharged from  $V_S$  to 0V and from 0 to  $V_S$  respectively, without voltage notches. In Fig.11 (a), during the built-up interval,  $v_{Cp}$  is

sustained and the auxiliary switch current (inductor current) increases linearly. After reversing the polarity of the panel, they are recovered. Fig.11 (b) shows the output capacitors of the switches are discharged fully when the power switches are turned on. This means that all main inverter switches are turned on in a zero voltage condition. In addition, the auxiliary switches are turned off in a zero current condition. As it can be shown in experimental waveforms, the proposed circuit employed a current pumping method which has the advantages of full charging and discharging of the panel. Therefore, it enables soft-switching of the power switches. Furthermore it requires fewer devices and the structure of the circuit is simpler than those of the prior circuits.



Fig. 11 Experimental waveforms of the proposed sustain driver

(a) Voltage Waveforms of X,Y node,  $V_{Cp}$  and current waveforms of  $i_{M5}$  and  $i_{M6}$ (b) Turn on transient waveforms of  $M_1$  and  $M_3$  and

turn off transient waveforms of M5 and M6

#### 6. Conclusion

A new current-pumping PDP sustain driver circuit has been proposed to overcome the drawbacks of the prior circuits. This circuit features a simpler structure and lower production cost. Moreover, the main power switches are turned on under a zero voltage condition and the auxiliary switches are turned off under a zero current condition. Therefore, it demonstrates higher efficiency and lower EMI noise. Furthermore, since the panel discharge current is compensated, it shows a low current stress and low conduction loss. In addition, it enables light for the panel without having to consider parasitic component effects. Lastly, the proposed sustain driver can be designed easily without consideration of the parasitic components and can promise fast transient time  $\Delta T$  according to the values designed. Therefore, the proposed circuit is expected to be suitable for energy recovery circuits high-definition PDP TVs.

#### References

- [1] Hirakawa, H., Katayama, T., Juroki, S., Nakahara, H., Nanto, T., Yoshikawa, K., Otsuka, A. and Wakitani, M.: 'Cell structure and driving method of a 25-in (64 cm) diagonal high resolution color AC plasma display', Proc. S.I.D., 1988, 29, pp. 279-282.
- [2] Webber, L.F.: 'Measurement of wall charge and capacitance variation for a single cell in AC plasma display panel', IEEE Tran. Electron Devices, 1997,24,(7), pp. 864-869.
- [3] Webber, L.F. and Wood, M.B.: 'Energy recovery sustain circuit for the AC plasma display', S.I.D., 1987, pp 92-95.
- [4] M. Ohaba and Y. Sano: 'Energy recovery driver for a dot matrix ac plasma display panel with a parallel resonant circuit allowing power reduction', U.S. Patent 5 670 974, Sep, 1997.
- [5] S. K. Han, J. Y. Lee, G. W. Moon and M. J. Youn: "Cost-Effective Energy Recovery Display Driver for 42-inch Plasma Display Panel", Proc. IEEE IECON'04, pp. SA2-2 Nov. 2004, Busan. Korea.
- [6] S. K. Han, S. W. Choi, G. W. Moon and M. J. Youn: "Zero-Voltage and Zero-Current Switching Energy Recovery Circuit for Plasma Display Panel", in Proc.IEEE PESC'04, pp. 782-786, 20-25 June. 2004 Aachen, Germany.
- [7] S.K. Han, G. W. Moon, and M. J. Youn: "Current-fed energy-recovery circuit for plasma display panel", Electronics Lett. pp 1035-1036 Vol. 39 No. 14 10th July 2003.

- [8] S.Y. Lin, C.L.Chen, and K. Lee, "Novel regerative sustain drivers for plasma display panel", in Proc. IEEE PESC'98, Fukuoka, Japan, 1998, pp. 1739-17433.
- [9] H.B. Hsu, C.L. Chen, S. Y. Lin, and K. M. Lee, "Representative power electronics driver for plasma panel in sustain mode operation". IEEE Trans. Ind. Electron, vol. 47, pp 1118-1125, Oct. 2000.
- [10] J.Y. Lee, J.S. Kim, N.S. Jung, and B. H. Cho "The Current PumpingMethod for AC Plasma Display Panel (PDP) Sustainer", IEEE Trans. Ind. Electronics, vol. 51, NO. 3 pp 615-624, June, 2004.



Kang-Hyun Yi was born in Yesan, Korea, in 1977. He received the B.S. degree in the Electrical Engineering from Hanyang University, Taegu, Korea in 2003 and the M.S. degree in the Electrical Engineering from the Korea Advanced Institute of

Science and Technology KAIST, Daejeon, Korea in 2006. He is currently working toward the Ph.D. degree in the Electrical Engineering from the Korea Advanced Institute of Science and Technology (KAIST), Daejeon, Korea. His main research interests are high efficiency plasma display panel (PDP) driver circuit, DC/DC converters, soft switching technique, and digital display driver. Mr. Yi is a member of the Korean Institute of Power Electronics (KIPE).



Soeng-Wook Choi received the B.S. degree in electrical engineering from Dankook University, Seoul, Korea, 2002, and the M.S. degree in electrical engineering form Korea Advanced Institute of Science and Technology (KAIST), Daejeon, in 2004,

where he is currently pursuing the Ph.D. degree in electrical engineering. His research interests are in the areas of power electronics and digital display driver system, including analysis, modeling, design, and control of power converter, soft switching power converters, step-up power converters for electric drive system, multi-level converters and inverters, power factor correction, digital display driver systems, and EEFL back light inverters for LCD TV. Mr. Choi is a member of the Korean Institute of Power Electronics (KIPE).



Sang-Kyoo Han was born in Busan, Korea, in 1973. He received the B.S. degree in electrical engineering from Pusan National University, Busan, Korea, and the M.S. and Ph.D. degrees in Electrical Engineering and Computer Science from the Korea

Advanced Institute of Science and Technology (KAIST), Daejeon, in 1999, 2001, and 2005, respectively. He is currently a post-doctoral fellow in the department of Electrical Engineering and Computer Science, KAIST. His research interests are in the areas of power electronics and digital display driver system, including analysis, modeling, design, and control of power converter, soft switching power converters, step-up power converters for electric drive system, multi-level converters and inverters, power factor correction, Plasma Display Panel (PDP) driver, digital display driving circuit, and back light inverters for LCD TV. Dr. Han is a member of the Korean Institute of Power Electronics (KIPE).



**Chong-Eun Kim** was born in Taegu, Korea, in 1978. He received the B.S. degree in the Electrical Engineering from Kyungpook National University, Taegu, Korea, in 2001. In 2003, he received the M.S. degree in the Electrical Engineering from the Korea

Advanced Institute of Science and Technology (KAIST), Daejeon, Korea, where he is currently working toward the Ph.D. degree. His main research interests are DC/DC converters, power-factor-correction (PFC) AC/DC converters, soft switching technique, and digital audio amplifiers.



Gun-Woo Moon was born in Korea in 1966. He received the B.S. degree from Han-Yang University, Seoul, Korea, in 1990, and the M.S. and Ph.D. degrees in Electrical Engineering from the Korea Advanced Institute of Science and Technology

(KAIST), Daejeon, Korea, in 1992 and 1996, respectively. He is currently an assistant professor in the department of Electrical Engineering and Computer Science at KAIST. His research interests include modeling, design and control of power converters, soft switching power converters, resonant inverters, distributed power system, power factor corrections, electrical drive systems, driver circuit of PDP and flexible AC transmission systems (FACTS). Dr. Moon is an associate member of IEEE, a member of the Korea Institute of Power Electronics (KIPE), Korea Institute of Electrical Engineering (KIEE), Korea Institute of Telematics and Electronics (KITE), and Korea Institute of Illumination Electronics and Industrial Equipment (KIIEIE).