듀얼 모드형 고신뢰 PLC 모뎀 칩 설계 및 구현

Design and Implementation of the Dual-Mode Type Reliable PLC Modem Chip

  • 발행 : 2008.03.01

초록

This paper represents a dual-mode type transmission technique for a high reliable narrow-band power line communication(PLC) modem, and its design and implementation of a system-on-chip(SoC). The proposed transmission technique is based on a Chirp modulation for the purpose of overcoming time variations of power line channel environments in the narrow-bandwidth of the frequency range of 95-145.5 kHz. The designed modem is fabricated utilizing a mixed 0.18 ${\mu}m$ CMOS technology. Especially, according to the power line channel environments the data transmission rate can be selectively changed into 2.5 kbps and 480 bps. The total hardware complexity of the implemented chip is about 50,000 gates, the power consumption is about 26mW, and the operating frequency is up to 5.12 MHz.

키워드

참고문헌

  1. B. Rose, "Home networks : a standards perspective," IEEE Communications Magazine, vol. 39, pp. 78-85, Dec. 2001.
  2. HomePlug Command and Control Specification version 1.0, HomePlug Powerline Alliance, Aug. 2007.
  3. H. Farrokhi, and R. J. Palmer, "The designing of an indoor acoustic ranging system using the audible spread spectrum LFM (CHIRP) signal," Canadian Conference of Electrical and Computer Engineering, pp. 2131-2134, May 2005.
  4. O. G. Hooijen, "A Channel Model for the Residential Power Circuit Used as a Digital Communications Medium," IEEE Transactions on Electromagnetic Compatibility, vol. 40, pp. 331-336, Nov. 1998. https://doi.org/10.1109/15.736218
  5. 특허청, "전력선 통신을 위한 제로 크로스 동기 검출 장치 및 그 방법," 제 10-0419138-0000 호, 대한민국, 2 월 2004.