# Optimizing Effective Channel Length to Minimize Short Channel Effects in Sub-50 nm Single/Double Gate SOI MOSFETs

Sudhansh Sharma\*,\*\* and Pawan Kumar\*\*

Abstract—In the present work a methodology to minimize short channel effects (SCEs) by modulating the effective channel length is proposed to design 25 nm single and double gate-source/drain underlap MOSFETs. The analysis is based on the evaluation of the ratio of effective channel length to natural/characteristic length. Our results show that for this ratio to be greater than 2, steeper source/drain doping gradients along with wider source/drain roll-off widths will be required for both devices. In order to enhance short channel immunity, the ratio of source/drain roll-off width to lateral straggle should be greater than 2 for a wide range of source/drain doping gradients.

Index Terms—Short channel effect, source/drain profile optimization, double gate MOSFET, single gate MOSFET, silicon-on-insulator

## I. Introduction

Over the past few years Silicon-on-Insulator (SOI) based single and multiple-gate MOSFETs with fully depleted (FD) ultra-thin bodies (UTBs) have emerged as possible candidates for device scaling at the end of ITRS roadmap [1-2]. Amongst the many possible candidates, single and double gate SOI MOSFETs (Fig.

1(a) - (b)) have received considerable attention due to a relatively simple fabrication. However, as single and double gate MOSFETs are scaled down, short channel effects (SCEs) tend to degrade device performance [2]. Classically SCEs can be suppressed by designing devices such that the ratio of channel length to natural/characteristic length is greater than 1 [3].

Recently, the concept of "non-overlapped" gatesource/drain with low-doped channel was suggested [4-9] to facilitate the scaling of bulk-Si MOSFETs to nanoscale gate lengths. However, since short-channel effects (SCEs) in conventionally scaled bulk-Si MOSFETs are controlled predominantly via high channel doping [3], large gate-source/drain underlap are needed for acceptable SCE-control, and they result in suboptimal speed performance [4]. However, nonclassical CMOS devices, e.g., fully depleted (FD) silicon-on-insulator (SOI) and double-gate (DG) MOSFETs, having ultra thin Si channels/bodies (UTBs) for SCE control, are being checked for scalability, and, because of technological limitations, the UTBs must be left undoped. The non-overlapped, or underlap, structure is therefore a possible design option for non-classical MOSFETs. In gate-underlap architecture, source/drain doping profiles are designed such that the source/drain doping at the gate edge is well below the peak source/drain doping ( $\sim 5 \times 10^{20} \text{ cm}^{-3}$ ) i.e. the channel and extension regions adjacent to the gate are without any dopants [4].

In this paper, we use the expression of effective channel length for gate-source/drain underlap devices and natural/characteristic length scale for 25 nm single and double gate SOI MOSFETs to evaluate design

Manuscript received May 9, 2008; revised May 30, 2008.

<sup>\*</sup> School of Computers and Information Sciences, Indira Gandhi National Open University, Maidan Garhi, New Delhi-110068, India.

<sup>\*\*</sup> Department of Physics, M.M.H. College (Affiliated to Chaudhary Charan Singh University, Meerut), Ghaziabad-201001, Uttar Pradesh, India. Email: sudhansh74@rediffmail.com, sudhansh@ignou.ac.in



**Fig. 1.** (a) Schematic diagram of single gate (SG) SOI MOSFET. (b). Schematic diagram of double gate (DG) SOI MOSFET.

criterion to suppress SCEs. The optimal design guidelines are proposed for engineering the source/drain extension regions for 25 nm gate length single and double gate SOI MOSFETs. Results show that lateral source/drain doping gradient along with source/drain roll - off widths can be effectively used to suppress short channel effects in nanoscale devices. The present work provides valuable design insights in the performance of nanoscale DG SOI devices with optimal source/drain engineering and serves as a tool to optimise important device and technological parameters for 45 nm technology node.

## II. NATURAL/CHARACTERISTIC LENGTH SCALE

In order to analytically evaluate natural length scale of single and double gate SOI MOSFETs, we start from the 2D Poisson equation in silicon film in the weak inversion region, which is given as

$$\frac{\partial^2 \varphi(x,y)}{\partial x^2} + \frac{\partial^2 \varphi(x,y)}{\partial y^2} = \frac{qN_a}{\varepsilon_{si}}$$
 (1)

where  $\varphi(x,y)$  is the potential in the silicon film, q is the electron change,  $N_a$  is the doping in the silicon film (low doped) and  $\varepsilon_{si}$  is the permittivity of silicon film. Two-dimensional effects in SOI MOSFETs have been analyzed by various approaches [3, 10-16]. Young [10] proposed a parabolic function for potential distribution perpendicular to the channel, assuming that the electric field at the bottom of the silicon film was zero. Yan et al [3] extended the Young model and related the 2D potential distribution to the short channel effects and threshold voltage of the device. Suzuki et al [11-12] also used the parabolic approach to predict short channel effects in single and double gate MOSFETs. Banna et al

[13] proposed a short channel model without assuming any perpendicular potential distribution in the silicon film. However, they neglected the 2D effects due to the drain bias at the bottom of the SOI layer. Further, a fitting parameter was used to obtain an agreement with the numerical data. In the present analysis, we use the superposition principle [14-16] to solve the 2D Poisson equation without any approximation for the potential distribution in the silicon film and derive an expression for the natural/characteristic length. The 2D potential  $(\varphi(x, y))$  using the superposition principle is split into a long channel solution to the 1D Poisson equation  $(\Psi(y))$  and a short channel solution to the 2D Laplace equation  $(\chi(x, y))$  i.e.  $\varphi(x, y) = \Psi(y) + \chi(x, y)$ . The boundary conditions for the solution of (1) are given as

$$\frac{d\varphi(x,y)}{dx}\bigg|_{y=0} = \frac{C_{fox}}{\varepsilon_{si}} \Big( \varphi(x,y=0) - V'_{gs} \Big)$$
 (2a)

$$\frac{d\varphi(x,y)}{dx}\bigg|_{y=T_{si}} = \frac{-C_{box}}{\varepsilon_{si}} \left(\varphi(x,y=T_{si}) - V'_{subs}\right)$$
 (2b)

$$\varphi(x=0,y) = V_{bi} \tag{2c}$$

$$\varphi(x = L_{eff}, y) = \varphi(x = 0, y) + V_{ds}$$
 (2d)

where  $C_{\rm fox} = \varepsilon_{\rm ox}/T_{\rm ox}$  and  $C_{\rm box} = \varepsilon_{\rm ox}/T_{\rm box}$  are the front and back gate oxide capacitances, respectively,  $T_{\rm ox}$  is the front gate oxide thickness,  $T_{\rm box}$  is the buried oxide thickness,  $C_{\rm si}$  (=  $\varepsilon_{\rm si}/T_{\rm si}$ ) is the silicon film capacitance,  $L_{\rm eff}$  is the effective channel length (explained later),  $\varepsilon_{\rm ox}$  and  $\varepsilon_{\rm si}$  are the dielectric permittivities of oxide and silicon, respectively,  $V'_{\rm gs} = V_{\rm gs} - V_{\rm fb1}$  and  $V'_{\rm subs} = V_{\rm subs} - V_{\rm fb2}$  with  $V_{\rm gs}$  and  $V_{\rm subs}$  as the front and substrate gate voltages, respectively, and  $V_{\rm fb1}$  and  $V_{\rm fb2}$  as the front and back gate flatband voltages, respectively.

Solving (1) using (2), we obtain the potential distribution in the silicon film as

$$\varphi(x,y) = \sum_{n=1}^{\infty} \left( A_n \exp\left(k_n \left(x - L_{eff}\right)\right) + B_n \exp\left(-k_n x\right)\right) \left(\alpha_n\right) + \Psi(y) \quad (3)$$

where

$$\alpha_n = \left(\sin(k_n y) + \left(\frac{k_n \varepsilon_{si}}{C_{hor}}\right) \cos(k_n y)\right)$$

$$\Psi(y) = \frac{qN_{a}}{\varepsilon_{si}} y^{2} + \frac{C_{fox}}{\varepsilon_{si}} (\gamma - V'_{gs}) y - \gamma$$

$$\gamma = \frac{V'_{gs} \left(\frac{C_{fox}}{C_{si}} + \frac{C_{fox}C_{box}}{C_{si}^{2}} + \frac{V'_{gs}}{V'_{subs}} \frac{C_{box}}{C_{si}}\right) - \left(\frac{qN_{a}T_{si}}{C_{si}}\right) \left(1 + \frac{C_{box}}{2C_{si}}\right)$$

$$\frac{\left(\frac{C_{fox}}{C_{si}} + \frac{C_{fox}C_{box}}{C_{si}^{2}} + \frac{C_{box}}{C_{si}}\right)$$

$$A_{n} = \frac{1}{\exp(-2k_{n}L_{eff}) - 1} \left(\frac{\int_{0}^{Tsi} \chi(o, y)(\alpha_{n})dy}{\int_{0}^{Tsi} \chi(o, y)(\alpha_{n})dy}\right) \left(\exp(-k_{n}L_{eff}) - 1\right) - \int_{0}^{Tsi} V_{ds}(\alpha_{n})dy}{\int_{0}^{Tsi} \chi(o, y)(\alpha_{n})dy}\right) \left(\exp(-k_{n}L_{eff}) - 1\right) - \left(\int_{0}^{Tsi} V_{ds}(\alpha_{n})dy}\right) \left(\exp(-k_{n}L_{eff})\right)$$

$$\chi(0, y) = V_{bi} - \Psi(y)$$

$$\chi(L_{eff}, y) = V_{bi} + V_{ds} - \Psi(y)$$
(4)

and

$$\tan(k_n T_{si}) = \frac{\left(C_{fox} + C_{box}\right)\left(k_n \varepsilon_{si}\right)}{k_n^2 \varepsilon_{si}^2 - C_{fox} C_{box}}$$
(5)

Equation (5) represents the eigenvalues equation which will be used to determine natural/characteristic length scale [17-19] for single gate SOI MOSFET. Using a similar approach, we obtain the eigenvalues equation for a double gate ( $T_{\rm box} = T_{\rm fox}$ ,  $V_{\rm gs} = V_{\rm sub}$ ) SOI MOSFET as

$$\tan(k_n T_{si}) = \frac{\left(2C_{fox}\right)\left(k_n \varepsilon_{si}\right)}{k_n^2 \varepsilon_{si}^2 - C_{fox}^2}$$
 (6)

The characteristic/natural length is calculated as  $\lambda_n = n\pi/k_n$  [18] for both single and double gate MOSFETs. Please note that equation (5) is used to evaluate natural length scale for single gate SOI devices whereas equation (6) is applied for double gate MOSFETs. Since  $\lambda_n$  depends on  $T_{\rm si}$  and  $T_{\rm ox}$ , it provides a measure of short channel effects in a given structure and thus can be interpreted as the short channel immunity factor of a given structure [3]. The product  $L_{\rm eff}/\lambda_1$  must be greater than 2 to avoid SCEs in a given design [14-16]. Effective channel length ( $L_{\rm eff}$ ) is discussed in section 3.

## III. EFFECTIVE CHANNEL LENGTH IN GATE-SOURCE/DRAIN UNDERLAP DEVICES

In the present work, we have modeled the effective channel length in gate-source/drain underlap devices (single and double gate MOSFETs) using the expression presented in [14] and is given as

$$L_{eff} = L_g + 2\left(s - \sigma\sqrt{\ln(N_{SD}/\eta_{SD})}\right) \tag{7}$$

where  $L_{\rm g}$  is the gate length, s is the source/drain roll-off width (also called as the spacer width),  $\sigma$  is the technological parameter governing the source/drain profile roll-off  $\left(\sigma = \sqrt{2sd/\ln(10)}\right)$  [14], d is the source/drain doping gradient (expressed in nm/decade) at the gate edge and  $\eta_{\rm SD}$  is the source/drain doping level at which  $L_{\rm eff}$  is extracted and is given as

$$\eta_{SD} = \eta_1 \left( \ln \left( L_g / s \right) \right) + \eta_2 \tag{8}$$

where  $\eta_1$  and  $\eta_2$  are given as  $2.25 \times 10^{19}$  cm<sup>-3</sup> and  $1.5 \times 10^{19}$  cm<sup>-3</sup> [14] respectively.  $\eta_{SD}$  is a function of the spacer width to account for the fact that for larger spacer regions, the gate does not control the extension regions effectively. For  $s/L_g$  =0.25,  $\eta_{SD}$  evaluates to ~ 4.5 × 10<sup>19</sup> cm<sup>-3</sup> whereas for wider spacers ( $s/L_g = 0.25$ )  $\eta_{SD}$  is 1.5 × 10<sup>19</sup> cm<sup>-3</sup> [14]. The depletion layer boundary at the source (or drain) edge depends on s and d. Therefore, the contribution of underlap region to  $L_{\rm eff}$  can be taken as the distance from the depletion layer boundary (at source or drain end) to the gate edge. This has been approximated through the parameter  $\eta_{SD}$  in the expression of  $L_{\text{eff}}$ , i.e., the depletion region boundary at the source (or drain) end is evaluated in terms of an effective source/drain doping level ( $\eta_{SD}$ ) [15]. Moreover, from (7) it can be seen that for large source/drain doping gradients (d) and smaller roll-off width (s), the second term  $2(s - \sigma \sqrt{\ln(N_{SD}/\eta_{SD})})$  becomes negative, thus implying that  $L_{\text{eff}}$  is smaller than the physical gate length  $(L_g)$  whereas for larger spacers,  $L_{eff} > L_g$ . The later case of  $L_{\rm eff} > L_{\rm g}$  is referred as the gate-source/drain underlap design. Source/drain profile was modeled using the expression  $N_{SD}(x) = ((N_{SD})_{peak}) \exp(-x^2/\sigma^2)$ , where  $(N_{\rm SD})_{\rm peak}$  is the peak source/drain doping and d the

source/drain doping gradient evaluated at the gate edge as  $d = 1/\left| dN_{SD}(x)/dx \right|$ .

### IV. RESULTS AND DISCUSSION

Fig. 2 shows the comparison between the eigenvalues determined by our approach and using the expression in [18]. Our results are in good agreement with those derived by Frank *et al.* [18] by solving the 2D Poisson's equation in the oxide and silicon regions. This shows that for the device parameters considered in the present work, solving the 2D Poisson's equation only in the silicon film itself is sufficient to provide a reasonable estimation of SCEs in DG MOSFETs. We have restricted our analysis to SiO<sub>2</sub> as the gate dielectric and therefore equation (6) is reasonable to estimate the natural/characteristic length in a given structure.

Fig. 3(a)-(b) show the variation of source/drain doping profile at two different doping gradients (3 and 5



**Fig. 2.** Dependence of eigenvalues for DG MOSFET on silicon film thickness for various values of gate oxide thickness ( $\langle T_{ox} = 1 \text{ nm}, \Box T_{ox} = 3 \text{ nm} \text{ and } \Delta T_{ox} = 5 \text{ nm}$ ).



**Fig. 3.** (a) Dependence of source/drain doping profile along the channel direction at d=3 nm/decade (0 s=25 nm and  $0 \text{ } \Delta s=12.5$  nm). (b) Dependence of source/drain doping profile along the channel direction at  $0 \text{ } \Delta s=12.5$  nm).

nm/decade) and spacer widths (12.5 and 25 nm). A variation of source/drain roll-off widths (s) along with lateral source/drain doping gradient (d) results in the modulation of effective channel length ( $L_{\rm eff}$ ) in a nanoscale non-classical (gate underlap) single and double gate MOSFET. Wider roll-off widths (s) along with steeper doping gradient (lower d values) result in a longer effective channel length ( $L_{\rm eff}$ ) whereas a shorter spacer width along with gradual doping gradient (higher d values) yields shorter  $L_{\rm eff}$ . It is important to note that the optimisation of s and d for short channel immunity must be considered along with  $T_{\rm si}$ ,  $T_{\rm fox}$  and  $T_{\rm box}$ , key structural parameters for single and double gate MOSFETs.

Fig. 4 shows the dependence of the ratio of effective channel length to gate length  $(L_{\text{eff}}/L_{\text{g}})$  for  $L_{\text{g}} = 25$  nm as a function of source/drain doping gradient (d) for various s values. The ratio  $L_{\rm eff}/L_{\rm g}$  higher than 1 indicate  $L_{\rm eff} > L_{\rm g}$  whereas  $L_{\rm eff}/L_{\rm g}$  lower than 1 represent  $L_{\rm eff} < L_{\rm g}$ . It should be noted that for gate-source/drain underlap devices  $L_{\rm eff}$  must be longer than  $L_{\rm g}$  whereas  $L_{\rm eff} < L_{\rm g}$ signify gate-source/drain overlap devices. The variation of source/drain roll-off width (s) along with lateral source/drain doping gradient (d) results in the modulation of  $L_{\text{eff}}$ . For devices designed with s > 25 nm,  $L_{\rm eff}/L_{\rm g}$  is greater than 1 for the entire range of d values. Ultra short channel devices should be designed with the ratio  $L_{\text{eff}}/\lambda_1 > 2$  to suppress short channel effects [16]. Higher values of  $L_{\rm eff}/\lambda_1$  can be achieved (i) by increasing  $L_{\rm eff}$  (for a constant  $L_{\rm g}$ ) and/or (ii) by decreasing  $\lambda_1$ .  $\lambda_1$  depends on structural parameters such as  $T_{si}$  and  $T_{ox}$  whereas  $L_{eff}$  depends on s and d. As  $T_{ox}$  is governed by a technology, reducing  $T_{\rm si}$  to limit short channel effects may not be a suitable option as it would



**Fig. 4.** Dependence of  $L_{\text{eff}}/L_{\text{g}}$  on d for various values of spacer widths (——s = 12.5 nm, ....... s = 25 nm and ---s = 37.5 nm).

require a very high quality defect free film, which is still a technological challenge. Moreover, quantum effects, inversely proportional to film thickness, will be more significant. Therefore, the best compromise to minimize short channel effects in a given structure (for a fixed  $T_{\rm ox}$  and  $T_{\rm si}$ ) is to modulate the effective channel length by varying the source/drain extension region parameters i.e. roll-off width and doping gradient.

Fig. 5(a)-(b) show the dependence of  $L_{\rm eff}/\lambda$  as a function of silicon film thickness for various spacer widths and doping gradients in a single gate SOI MOSFET. The dashed rectangle in the figure represents the region where  $L_{\rm eff}/(\lambda_1)_{\rm SG}$  is greater than 2 i.e. a useful design area to minimize short channel effects. Single gate SOI devices should be designed with  $T_{\rm si} < 10$  nm to achieve  $L_{\rm eff}/(\lambda_1)_{\rm SG} > 2$ . A steeper d provides greater freedom in selecting s and  $T_{\rm ox}$  values that result in  $L_{\rm eff}/(\lambda_1)_{\rm SG} > 2$ . If d is fixed at 3 nm/dec,  $T_{\rm si}$  can be varied from 5 to 10 nm for s = 37.5 nm whereas if d is increased to 5 nm/dec, the design flexibility in  $T_{\rm si}$  is severely restricted to a single value of 5 nm. Devices designed with s = 12.5 nm will be unable to achieve  $L_{\rm eff}/(\lambda_1)_{\rm SG} > 2$  for any value of s, s, and s.

Fig. 6(a)-(b) shows the dependence of  $L_{\rm eff}/(\lambda_1)_{\rm DG}$  on  $T_{\rm si}$  for various values of s, d and  $T_{\rm ox}$  for double gate devices. Double gate devices achieve lower values of  $\lambda_1$  as compared to single gate devices because of better gate controllability. This results in higher values of



Fig. 5. (a) Variation of  $L_{\rm eff}/(\lambda_1)_{\rm SG}$  with  $T_{\rm si}$  at d=3 nm/dec and  $T_{\rm box}=25$  nm for single gate SOI MOSFET ( $\lozenge$   $T_{\rm ox}=1$  nm,  $\square$   $T_{\rm ox}=3$  nm,  $\dots$  s=12.5 nm, ....... s=25 nm and --s=37.5 nm). The dashed rectangle represents the design space for which  $L_{\rm eff}/(\lambda_1)_{\rm SG} \geq 2$ . (b). Variation of  $L_{\rm eff}/(\lambda_1)_{\rm SG}$  with  $T_{\rm si}$  at d=5 nm/dec and  $T_{\rm box}=25$  nm for single gate SOI MOSFET ( $\lozenge$   $T_{\rm ox}=1$  nm,  $\square$   $T_{\rm ox}=3$  nm,  $\dots$  s=12.5 nm, ...... s=25 nm and --s=37.5 nm). The dashed rectangle represents the design space for which  $L_{\rm eff}/(\lambda_1)_{\rm SG} \geq 2$ .



Fig. 6. (a) Variation of  $L_{\rm eff}/(\lambda_1)_{\rm DG}$  with  $T_{\rm si}$  at d=3 nm/dec and  $T_{\rm box}=25$  nm for double gate SOI MOSFET ( $\lozenge$   $T_{\rm ox}=1$  nm,  $\Box$   $T_{\rm ox}=3$  nm, — s=12.5 nm, …….. s=25 nm and ---s=37.5 nm). The dashed rectangle represents the design space for which  $L_{\rm eff}/(\lambda_1)_{\rm DG} \ge 2$ . (b) Variation of  $L_{\rm eff}/(\lambda_1)_{\rm DG}$  with  $T_{\rm si}$  at d=5 nm/dec and  $T_{\rm box}=25$  nm for double gate SOI MOSFET ( $\lozenge$   $T_{\rm ox}=1$  nm,  $\Box$   $T_{\rm ox}=3$  nm, — s=12.5 nm, …….. s=25 nm and ---s=37.5 nm). The dashed rectangle represents the design space for which  $L_{\rm eff}/(\lambda_1)_{\rm DG} \ge 2$ .

 $L_{\rm eff}/(\lambda_1)_{\rm DG}$  as compared to single gate devices for the same set of device parameters  $(s, d, T_{si})$  and  $T_{ox}$  and thus provide greater flexibility in selecting important device and technological parameters. DG devices are designed with d = 3 nm/dec,  $T_{ox} = 1$  nm and s = 37.5 nm achieve  $L_{\rm eff}/(\lambda_1)_{\rm DG} > 2$  for almost the entire range of  $T_{\rm si}$  (5 nm -20 nm) where if  $T_{ox}$  is increased to 3 nm,  $T_{si}$  values must be limited to 15 nm to achieve  $L_{\text{eff}}/(\lambda_1)_{\text{DG}} > 2$  with d = 3nm/dec. If d is increased to 5 nm/dec,  $T_{si}$  must be limited to 15 nm and 10 nm for  $T_{ox} = 1$  nm and 3 nm respectively, for s = 37.5 nm in order to achieve  $L_{\text{eff}}/(\lambda_1)_{\text{DG}} > 2$ . DG devices designed with s = 12.5 nm with  $T_{ox} = 3$  nm will show severe short channel effects as  $L_{\text{eff}}/(\lambda_1)_{\text{DG}} < 2$  for the entire range of  $T_{\text{si}}$  and d. Devices designed with steeper doping gradients ( $d \sim 3$ nm/dec) show flexibility in terms of thicker values  $T_{\rm si}$ and  $T_{\rm ox}$  to meet the criterion  $L_{\rm eff}/(\lambda_1)_{\rm DG}$ .

Although the expression of effective channel length was proposed by Kranti *et al.* [14-15], we provide further insights into the design of gate-underlap MOSFETs. Fossum *et al.* [4] qualitatively estimated the effective channel length ( $L_{\rm eff}$ ) in the subthreshold region (off-state) as  $L_{\rm g}+2s$ . This qualitative estimation is suitable for general understanding but it neglects the fact that the depletion boundary edge towards the source and drain i.e. along the channel will not be located at the beginning of the underlap region rather at some distance away due to the non-abrupt nature of source/drain



**Fig. 7.** Variation of  $T_1$  (=  $s/\sigma$ , represented by symbols and solid lines) and  $T_2$  (=  $\sqrt{\ln(N_{SD}/\eta_{SD})}$ , shown by dashed line) on  $s/L_g$  ratio for various values of doping gradients (d) ( $\Diamond$  d = 3 nm/dec,  $\Box$  d = 5 nm/dec and  $\Delta$  d = 7 nm/dec).

profile. The "true" contribution of each spacer region (i.e. towards the source and drain) can be written as

$$\frac{\Delta L}{2} = s \left( 1 - (\sigma/s) \sqrt{\ln(N_{SD}/\eta_{SD})} \right) \tag{8}$$

From the above equation, it is clear that in order to achieve  $L_{\text{eff}} > L_{\text{g}}$ , the second term on the right hand side should be positive i.e.  $\Delta L$  is positive. As shown in Fig. 7, a choice of underlap region parameters (s, d and  $\sigma$ ), such that  $s/\sigma < 1.5$  will yield  $L_{\rm eff} < L_{\rm g}$  for doping gradients in the range of 3 - 7 nm/dec whereas the choice of  $s/\sigma > 2$ results in  $L_{\text{eff}} > L_{\text{g}}$  for the same range of doping gradients. Gate-underlap devices designed with  $s/\sigma < 2.0$  perform worse than devices with abrupt SDE regions because a large d at lower  $\sigma$  causes dopant spill into the channel, leading to severe short channel effects. As the value of d depends on thermal budget and diffusivity, very small values (< 3 nm/dec) may be difficult to achieve (very small values of d require non-standard process [20-21] such as solid phase epitaxy or laser thermal annealing), as it may ultimately require control of individual atoms. Therefore, in order to design devices with higher  $s/\sigma$ values, it is more appropriate to increase the roll-off width in an optimal underlap design.

It should be noted that (i) devices designed with larger spacer widths  $(s/L_{\rm g} \ge 1)$  and steeper doping gradients  $(d \sim 3 \text{ nm/dec})$  achieve  $L_{\rm eff}/\lambda$  (for SG and DG devices) > 2, a key requirement for suppressing short channel effects and (ii) many different combinations of spacer and doping gradient yield  $L_{\rm eff}/\lambda > 2$ . Devices with

wider spacers lead to suppressed SCEs as  $L_{\text{eff}}/(\lambda_1)_{\text{SG}}$  and  $L_{\rm eff}/(\lambda_1)_{\rm DG} > 2$  but the longer  $L_{\rm eff}$  will lower the oncurrent. Therefore, in an optimal design, the minimum value of spacer width (for a given doping gradient) that results in  $L_{\text{eff}}/(\lambda_1)_{\text{SG}}$  or  $L_{\text{eff}}/(\lambda_1)_{\text{DG}} > 2$  should be selected to minimize the off-current (reduce SCEs). The proposed analysis aids in selecting such possible spacer and gradient values, thus minimizing the design tradeoff between acceptable SCEs and parasitic series resistance. Also, it has been demonstrated by 2D numerical simulations that optimally designed underlap devices can result in a minimal on-current reduction (15 - 25 %) with a substantial off-current reduction by nearly two orders of magnitude [14]. Underlap DG devices designed with  $s/\sigma \sim 2.3$  have shown to be useful for achieving HP ITRS projections for on-current, offcurrent, intrinsic delay and on-off current ratio [22]. It is also worth mentioning that underlap devices with wider spacers  $(s/L_g \ge 1)$  are most useful for low voltage/power analog [23] and LOP/LSTP applications [22].

## V. Conclusions

A comprehensive analysis of short channel effects in gate-source/drain underlap single and double gate SOI MOSFETs has been presented. Double gate devices exhibit higher design flexibility in selecting thicker values of silicon film thickness and gate oxide thickness in order to suppress short channel effects. 25 nm single gate devices must be designed with silicon film thickness limited to 10 nm with gate oxide thickness of 1 nm in order to satisfy the design criterion  $L_{\rm eff}/(\lambda_1)_{\rm SG} > 2$ . In order to achieve  $L_{\rm eff} > L_{\rm g}$  i.e. an effective underlap architecture instead of an overlap design, source/drain extension region should be designed such that  $s/\sigma \ge 2$  for d lying between 3-7 nm/decade. Results presented in this work will be useful in design and optimization of nanoscale single and double gate SOI MOSFETs.

### REFERENCES

- [1] International technology roadmap for semiconductor 2004 edition. Available from: (http://public.itrs.net).
- [2] F. Balestra, S. Cristoloveanu, M. Benachir, J. Birni, and T. Elewa, "Double gate silicon-on-insulator transistor with volume inversion: a new

- device with greatly enhanced performance," *IEEE Electron Device Letters*, vol. 8, pp. 410-412, 1987.
- [3] R. H. Yan, A. Ourmazd, and K. F. Lee, "Scaling the Si MOSFET: from bulk to SOI to bulk," *IEEE Trans Electron Devices*, vol. 39, pp. 1704-1710, 1992.
- [4] J.G. Fossum, M.M. Chowdhury, V.P. Trivedi, T.-J. King, Y.-K. Choi, J. An, and B. Yu, "Physical insights on design and modeling of nanoscale FinFETs," in *Proc. IEDM Tech. Dig.*, pp. 679-682, 2003.
- [5] R. J. Luyken, T. Schultz, J. Hartwich, L. Dreeskornfeld, M. Stadele, and L. Risch, "Design considerations for fully depleted SOI transistors in the 25-50 nm gate length regime," *Solid-State Electronics*, vol. 47, pp. 1199-1203, 2003.
- [6] A. Kawamoto, S. Sato, and Y. Omura, "Engineering S/D diffusion for sub-100-nm channel SOI MOSFETs," *IEEE Trans Electron Devices*, vol. 51, pp. 907-913, 2004.
- [7] R. S. Shenoy, and K. C. Saraswat, "Optimisation of extrinsic source/drain resistance in ultrathin body double-gate FETs," *IEEE Trans Nanotechnology*, vol. 2, pp. 265-270, 2003.
- [8] T. C. Lim and G. A. Armstrong, "Parameter sensitivity for Optimal design of 65 nm node double gate SOI transistors," *Solid-State Electronics*, vol. 49, pp. 1034-1043, 2005.
- [9] A. Kranti and G. A. Armstrong, "Performance assessment of nanoscale double and triple gate FinFETs," *Semiconductor Science and Technology*, vol. 21, pp. 409-421, 2006.
- [10] K. K. Young, "Short channel effects in fully depleted SOI MOSFETs," *IEEE Trans. Electron Devices*, vol. 36, pp. 399-401, 1989.
- [11] K. Suzuki, T. Tanaka, Y. Tosaka, H. Horie, and Y. Arimoto, "Scaling theory for double-gate SOI MOSFETs," *IEEE Trans Electron Devices*, vol. 40, pp. 2326-2329, 1993.
- [12] Y. Tosaka, K. Suzuki, and T. Sugii, "Scaling Parameter Dependent Model for Subthreshold Swing (S) in Double-Gate SO1 MOSFET's," *IEEE Trans Electron Devices*, vol. 15, pp. 466 468, 1994.
- [13] S. R. Banna, P. C. H. Chan, P. K. Ko, C. T. Nguyen, and M. Chan, "Threshold voltage model for deep-submicrometer fully depleted SOI

- MOSFETs," *IEEE Trans. Electron Devices*, vol. 42, pp. 1949-1955, 1995.
- [14] A. Kranti and G. A. Armstrong, "Engineering source/drain extension regions in nanoscale double gate (DG) SOI MOSFETs: Analytical model and design considerations," *Solid State Electronics*, vol. 50, pp. 437 447, 2006.
- [15] A. Kranti and G. A. Armstrong, "Optimization of the source/drain extension region profile for suppression of short channel effects in sub-50 nm DG MOSFETs with high-κ gate dielectrics," Semiconductor Science and Technology, vol. 21, pp. 1563-1572, 2006.
- [16] X. Liang and Y. Taur, "A 2-D Analytical Solution for SCEs in DG MOSFETs," *IEEE Trans Electron Devices*, vol. 51, pp. 1385-1391, 2004.
- [17] J.-S. Park, S.-Y. Lee, H. Shin, and R. W. Dutton, "Analytical analysis of short-channel effects in MOSFETs for sub-100 nm technology," *Electronics Letters.*, vol. 38, 1222-1223, 2002.
- [18] D. J. Frank, Y. Taur, and H. S. P. Wong, "Generalized scale length for two dimensional effects in MOSFETs," *IEEE Electron Device Letters*, vol. 19, vol. 385-387, 1998.
- [19] D. J. Frank and H. S. P. Wong, "Analysis of the design space available for high-k gate dielectrics in nanoscale MOSFETs," *Supperlattices and Microstructures*, vol. 28, pp. 485-491, 2000.
- [20] S. Gannavaram, N. Pesovic, and M. C. Öztürk, "Low temperature (≤ 800 °C) recessed junction selective silicon-germanium source/drain technology for sub-70nm CMOS," in *Proc. IEDM Tech. Dig.*, pp. 437-440, 2000.
- [21] B. Yu, Y. Wang, H. Wang, Q. Xiang, C. Riccobene, S. Talwar, and M.-R. Lin, "70nm MOSFET with ultra-shallow abrupt and superdoped S/D extension implemented by laser thermal process (LTP)," in *Proc. IEDM Tech. Dig.*, pp.509-512, 1999.
- [22] A. Kranti, Y. Hao, and G.A. Armstrong, "Performance projections and design optimization of planar double gate SOI MOSFETs for logic technology applications," *Semiconductor Science and Technology*, vol. 23, article 045001, 2008.
- [23] A. Kranti and G.A. Armstrong, "Design and optimization of FinFETs for ultra-low-voltage

analog applications," *IEEE Trans. Electron Devices*, vol. 54, no.12, pp. 3308-3316, 2007.



Sudhansh Sharma, born in Delhi in 1974, received the Bachelors of Science (Honours) and Master of Science degrees in Physics in 1995 and 1998, respectively from University of Delhi, Delhi and Master of

Technology in Computer Science in 2003 from The Institute of Electronics and Telecommunication Engineers, Delhi, India.

From 1998 to 2005 he worked as Senior Analyst at Shri Ram Institute for Industrial Research, Delhi, India, where he developed calibration and testing facilities for various electrical and electronic components. From 2005 to 2006, he worked as Lecturer in the Computer Science Department of Shyam Lal College, University of Delhi, India. From 2006 to 2008 he served as Lecturer in the School of Computers and Information Sciences (SOCIS), Indira Gandhi National Open University (IGNOU), Delhi where he developed and coordinated computer science programs for distance education. Presently, he is working as an Assistant Professor in the Department of Information Technology at Institute of Management Studies, Noida, India. He is also working towards Ph.D. degree from Chaudhary Charan Singh (CCS) University, Meerut, India. His research interests include MOS device physics, quantum effects in MOSFETs and simulation of nanoscale MOS device architectures for logic and analog applications.



Pawan Kumar received the Bachelors of Science (B.Sc.) and Master of Science (M.Sc.) degrees in Physics from University of Delhi and Ph.D. in Physics from Indian Institute of Technology, Delhi, India. Dr. Kumar served in academics at

various positions for about 40 years in the Physics Department, M.M.H. College, Ghaziabad, Uttar Pradesh, India. Currently, Dr. Kumar is a resource person to the Department of Science and Technology (D.S.T.), Government of India, New Delhi. His research interests include semiconductor device physics, quantum electronics, micro/nano electronics and bio-mechanics. In these topics, Dr. Kumar has authored/coauthored about 50 research papers in various journals/conferences.