Test-Generation-Based Fault Detection in Analog VLSI Circuits Using Neural Networks

  • Kalpana, Palanisamy (Department of Electronics and Communication Engineering, PSG College of Technology) ;
  • Gunavathi, Kandasamy (Department of Electronics and Communication Engineering, PSG College of Technology)
  • Received : 2008.07.07
  • Accepted : 2009.01.24
  • Published : 2009.04.30

Abstract

In this paper, we propose a novel test methodology for the detection of catastrophic and parametric faults present in analog very large scale integration circuits. An automatic test pattern generation algorithm is proposed to generate piece-wise linear (PWL) stimulus using wavelets and a genetic algorithm. The PWL stimulus generated by the test algorithm is used as a test stimulus to the circuit under test. Faults are injected to the circuit under test and the wavelet coefficients obtained from the output response of the circuit. These coefficients are used to train the neural network for fault detection. The proposed method is validated with two IEEE benchmark circuits, namely, an operational amplifier and a state variable filter. This method gives 100% fault coverage for both catastrophic and parametric faults in these circuits.

Keywords

References

  1. V.N. Pramodchandran and A. Chatterjee, “Test Generation for Comprehensive Testing of Linear Analog Circuits Using Transient Response Sampling,” Int'l Conf. on Computer Aided Design, 1997, pp. 382-385.
  2. V.N. Pramodchandran and A. Chatterjee, “Specification-Driven Test Design for Analog Circuits,” IEEE Int'l Symp. on Defect and Fault Tolerance in VLSI Systems, 1998, pp. 335-340.
  3. P. Kalpana and K. Gunavathi, “Specification Based Test Pattern Generation Using Genetic Algorithm and Wavelets,” Int'l Conf. on VLSI Design, 2005, pp. 504-507.
  4. S.S. Somayajula, E. Sanchez-Sinencio, and Gyvez, “Analog Fault Diagnosis Based on Ramping Power Supply Current Signature Clusters,” IEEE Trans. on Circuits and Systems–II, vol. 43, 1996, pp. 703-712. https://doi.org/10.1109/82.539002
  5. Z.R. Yang et al., “Applying a Robust Heteroscedastic Probabilistic Neural Network to Analog Fault Detection and Classification,” IEEE Trans. on CAD, vol. 19, no. 1, 2001, pp. 142-151.
  6. F. Aminian and M. Aminian, “Fault Diagnosis of Analog Circuits Using Bayesian Neural Networks with Wavelet Transform as Preprocessor,” J. of Electronic Testing, vol. 17, 2001, pp. 29-36. https://doi.org/10.1023/A:1011141724916
  7. F. Aminian, M. Aminian, and H.W. Collins, “Analog Fault Diagnosis of Actual Circuits Using Neural Networks,” IEEE Trans. on Instrumentation and Measurement, vol. 51, no. 3, 2002, pp. 544-550. https://doi.org/10.1109/TIM.2002.1017726
  8. P. Kalpana and K. Gunavathi, “Wavelet Based Fault Detection in Analog VLSI Circuits Using Neural Networks,” Applied Soft Computing Journal, 2008, pp. 1592-1598.