# A Gate-Leakage Insensitive 0.7-V 233-nW ECG Amplifier using Non-Feedback PMOS Pseudo-Resistors in 0.13-µm N-well CMOS

Ji-Yong Um, Jae-Yoon Sim, and Hong-June Park

Abstract—A fully-differential low-voltage low-power electrocardiogram (ECG) amplifier by using the nonfeedback PMOS pseudo-resistors is proposed. It consists of two operational-transconductance amplifiers (OTA) in series (a preamplifier and a variable-gain amplifier). To make it insensitive to the gate leakage current of the OTA input transistor, the feedback pseudo-resistor of the conventional ECG amplifier is moved to input branch between the OP amp summing node and the DC reference voltage. Also, an OTA circuit with a Gm boosting block without reducing the output resistance (Ro) is proposed to maximize the OTA DC gain. The measurements shows the frequency bandwidth from 7 Hz to 480 Hz, the midband gain programmable from 48.7 dB to 59.5 dB, the total harmonic distortion (THD) less than 1.21% with a full voltage swing, and the power consumption of 233 nW in a 0.13 µm CMOS process at the supply voltage of 0.7 V.

*Index Terms*—Electrocardiogram amplifier, pseudoresistor, gate leakage, low-voltage OTA

# I. INTRODUCTION

Recently, as the interest for U-health increases, the remote patient-monitoring technology has been developed. Among those technologies, the portable heart rate monitors are widely used. In such portable devices, the

E-mail : guide22@postech.ac.kr

low power consumption and the small physical size are very important [1-3]. In order to measure the heart rate without disturbing the normal life, the portable device should have a small size and a light weight. Therefore, it uses a small size battery and so it requires a low-voltage and low-power operation.

A crucial building block of the portable heart rate monitor is an ECG amplifier of analog front-end. To measure the heart rate, the amplification and capturing of ECG signal's R-wave is essential. The R-wave has a frequency range between 10 Hz and 15 Hz, and the amplitude between 100  $\mu$ V and 2 mV [3-5]. In the practical ECG signal acquisition systems, the extracted R-wave can be degraded by disturbances such as motion artifact, dc-offset due to the skin-electrode contact resistance, and the 60 Hz AC power interference. Especially in the portable heart rate monitor, the motion artifacts can cause the largest disturbance, with the frequency components in the range of  $1 \sim 5$  Hz [5]. Therefore, the motion artifact should be filtered by ECG amplifier. In addition, when the differential electrode offset (DEO) due to the skin-electrode contact resistance is applied to the DC-coupled ECG amplifier, the amplifier output can be saturated. To avoid the output saturation due to DEO, the AC coupling must be used to connect the input signal to the ECG amplifier. Moreover, the human body can easily pick up the 60 Hz commonmode interference signals from the AC power, which are applied to the ECG amplifier as the common-mode signal. Therefore, the ECG amplifier requires the high CMRR.

The conventional ECG amplifier for ECG recorder or heart rate monitor usually utilizes the MOS-bipolar pseudo-resistors or the chopping techniques [6-8].

Manuscript received Dec. 7, 2010; revised Dec. 15, 2010. Dept. of Electronic and Electrical Engineering Pohang University of Science and Technology (POSTECH) San 31, Hyojadong, Pohang, Gyeongbuk, 790-784, Korea

Among these techniques, the pseudo-resistor based approach gives a small chip area and low-power consumption. However, it has a drawback of the input DC operating-point drift due to the gate leakage current in the sub-0.1-micron CMOS process. Therefore, the design which is insensitive to the gate leakage current is very important in sub-0.1-micron CMOS process.

In the proposed ECG amplifier, the pseudo-resistor in the feedback path of conventional amplifier is removed, so the drift of the input DC operating-point due to the gate leakage current is eliminated. This enables the proposed circuit be used in the sub-0.1-micron CMOS process. Furthermore, the proposed circuit is dedicated to amplify and filter the R-wave of ECG signal, and the DEO due to the skin-electrode contact resistance was removed by the ac-coupling of input signal. The ECG amplifier has a fully differential topology to enhance CMRR.

The paper is organized as follows. Section II describes the architecture of the proposed ECG amplifier. The detailed circuit design and description are presented in Section III. Section IV shows the measurement results. Section V concludes the paper.

## **II. ECG AMPLIFIER ARCHITECTURE**

A simplified architecture of the ECG amplifier is shown in Fig. 1. To reduce the power consumption, the number of stages is minimized to two (preamplifier, variable-gain amplifier). The first stage is a preamplifier which has a band-pass filter characteristic. The second stage is a variable-gain amplifier (VGA) which is able to control the midband gain. The preamplifier has a -3 dB low cut-off frequency between 5 Hz and 10 Hz, and the midband gain of 34 dB. Furthermore, DEO and DC voltage of human body are not applied to the amplifier



Fig. 1. Architecture of ECG amplifier.

because the input signal is applied to the amplifier through ac-coupling. The VGA also has a band-pass filter characteristic with four selectable midband gains. The ECG amplifier of Fig. 1 operates at the supply voltage below 1 V. The VGA gain is adjusted not to saturate the ECG amplifier output even for the largest input signals.

## **III. CIRCUIT DESCRIPTION**

#### 1. Band-pass Filter Amplifier

Each amplifier of Fig. 1 is designed as a band-pass filter amplifier (BPFA), which uses pseudo-resistors. Fig. 2(a) shows a conventional BPFA [7, 8]. The -3 dB low cut-off frequency is determined by a pseudo-resistor  $R_1$ and a capacitor  $C_2$  in the feedback path. A pseudoresistor consists of a series connection of two turned-off PMOSFETs ( $V_{GS} = 0$ ). It has a resistance value in the order of  $10^{12} \Omega$ . The very large resistance of pseudoresistor enables the use of moderate valued capacitors to generate a very low frequency pole. In the process with the minimum feature size larger than 0.13 µm, the gate leakage current of the OTA input transistor has a value in the order of  $10^{-15}$  A. The gate leakage current of the OTA input transistor generates the voltage drop of around 1 mV across the pseudo-resistor  $R_1$  in a feedback path. However, in the process with the minimum feature size less than 0.13  $\mu$ m, a gate leakage in the order of 10<sup>-13</sup> A flows from the gate of the OTA input transistor to the output node of OTA, and the leakage current generates a voltage drop between 0.1 V and 0.4 V across pseudoresistor  $R_1$ . As a result, the DC voltage of the OTA input node is different from that of the OTA output, and the difference in DC voltage is determined by the undeterministic leakage current independent of the input signal level. In the worst case, the DC voltage of the OTA input can be located outside the input commonmode range (ICMR) of OTA. Since OTAs should have a high DC gain, the DC voltage drift of the OTA input can decrease a DC gain, and finally degrade the midband gain of BPFA.

Fig. 2(b) shows the circuit diagram of the proposed BPFA. The pseudo-resistor in the feedback path of the conventional BPFA (Fig. 2(a)) is moved to an input path



Fig. 2. Band-pass filter amplifier circuit. (a) Conventional, (b) Proposed.

between the Op amp summing node and the *VREF* node. Thus, the gate leakage current of the OTA input transistor flows through the pseudo-resistor  $R_2$ . However, the resistance value of the pseudo-resistor  $R_2$  in Fig. 2(b) is smaller than  $R_1$  in Fig. 2(a) by the OTA DC gain A, that is  $R_2 = R_1/A$ . This gives the same low frequency pole  $\omega_L$ in both Fig. 2(a) and (b). Table 1 shows the comparison of the midband gain, poles, and zero between Fig. 2(a) and (b) where, *Gm* is the differential-mode transconductance of OTA. In this design, the OTA DC gain A is about 73 dB (4000 V/V) according to the SPICE simulation.

Table 1. Comparison of midband gain, pole, and zero between Fig. 2(a) and (b)  $\,$ 

|           | $A_M$         | zero | $\omega_L$    | Ю <sub>Н</sub> |
|-----------|---------------|------|---------------|----------------|
| Fig. 2(a) | $C_{l}/C_{2}$ | 0    | $1/(R_1C_2)$  | $Gm/(A_MC_L)$  |
| Fig. 2(b) | $C_{l}/C_{2}$ | 0    | $1/(AR_2C_2)$ | $Gm/(A_MC_L)$  |

Therefore,  $R_2$  has a value  $(R_1/A)$ , while  $R_1$  has a value in the order of  $10^{12} \Omega$ . Thus, the DC voltage drop across  $R_2$ due to the gate leakage current of the OTA input transistor can be neglected in the proposed circuit.

Fig. 3(a) shows the I-V characteristic of the pseudoresistor  $R_1$  in the conventional circuit (Fig. 2(a)). With a large negative V,  $R_1$  works as a diode-connected PMOS transistor. With a large positive V,  $R_1$  works as a parasitic p-n-p bipolar junction transistor [6]. This makes the I-V characteristic of  $R_1$  very asymmetric for the signal range of  $V (\pm 0.25 \text{ V})$ . The voltage drop across  $R_2$  is  $\pm 0.25$  $V/A = \pm 62.5 \text{ µV}$  for the same output signal level of  $\pm 0.25 \text{ V}$ . Also, the symmetric property of  $R_2$  gives a much smaller THD of 0.0142% compared to that of 4.761% for  $R_1$ , for the same output signal level of  $\pm 0.25 \text{ V}$ . The I-V characteristic of a diode-connected PMOS transistor (W/L = 0.5 µm/10 µm) and a parasitic p-n-p BJT depends on the layout. Thus,  $R_2$  is less sensitive to process variation than  $R_1$ .



**Fig. 3.** Test circuit and I-V characteristic of pseudo-resistor. (a) Conventional, (b) Proposed.

## 2. Top-block Circuit Diagram

Fig. 4 shows the top-block circuit diagram. As shown in Fig. 1, the ECG amplifier consists of two stages, a preamplifier and a variable-gain amplifier. The same BPFA circuit as shown in Fig. 2(b) is used at each stage.

The values of  $C_1$  and  $C_2$  are 5 pF and 0.1 pF, respectively. The midband gain of the VGA can be selected by the switch configurations [7]. As shown in the Table 2, there are four levels of selectable midband gain. The capacitance values of  $C_3$ ,  $C_4$ ,  $C_5$ ,  $C_6$ ,  $C_{L1}$ , and  $C_{L2}$  are 2 pF, 0.1 pF, 0.1 pF, 0.2 pF, 45 pF, and 50 pF, respectively.

Table 2. Switches configuration for midband gain setting

| <b>S1</b> | S2  | VGA gain [V/V] |
|-----------|-----|----------------|
| off       | off | 5              |
| off       | on  | 7              |
| on        | off | 11             |
| on        | on  | 23             |

### 3. Low-voltage Single-stage High-gain OTA

The most important building block of each stage is OTA. The OTA determines the power consumption and

the supply voltage of ECG amplifier. The DC gain of OTA determines the -3 dB low cut-off frequency ( $\omega_L$ ) and the midband gain ( $A_M$ ) of ECG amplifier, as shown in Table 1. When the DC gain (A) of OTA is high, the resistance of pseudo-resistor  $R_2$  which determines the -3 dB low cut-off frequency  $\omega_L$  can be reduced, since  $\omega_L = 1/(AR_2C_2)$ . Besides, the DC gain of OTA must be high enough to make the midband gain be insensitive to the OTA DC gain. To reduce the power consumption of ECG amplifier, the number of amplifier stages of an OTA is reduced to a single-stage.

The proposed single-stage OTA circuit is shown in Fig. 5(a). The differential-mode transconductance (*Gm*) of OTA is increased without reducing the output resistance (*Ro*). This is achieved by adding a transconductance-boosting block (dotted) between the input and output branches of OTA [9]. The DC gain (*A*) of the proposed OTA is *X/Y* times larger than that of the conventional OTA. The values of *X* and *Y* are 1.9 and 1/20, respectively, which increases the DC gain (*A*) by about 30 dB. A differential-amplifier-type CMFB circuit is used in this work (Fig. 5(b)). The power spectral density of the input-referred thermal noise  $\overline{v_{in.OTA}^2}$  of the OTA can be derived as



Fig. 4. Top-block circuit diagram.



**Fig. 5.** (a) Proposed low-voltage single-stage high-gain OTA, (b) CMFB circuit of the OTA.

$$\overline{v_{in.OTA}^2} \approx \frac{8kT\gamma}{g_{m1}} \left(1 + \frac{g_{m3}}{g_{m1}} + \frac{g_{m5}}{g_{m1}} \frac{1}{X} + \frac{g_{m11}}{2g_{m1}}\right) \frac{Y}{X}.$$
 (1)

To minimize  $\overline{v_{in.OTA}^2}$ , the transconductance of the input transistor  $(g_{ml})$  should be maximized. By making the input transistors M1 and M2 to operate in the sub-threshold region,  $g_{ml}$  is maximized at a given current consumption. As shown in Eq. (1), the noise contribution of the transistor M5 of the transconductance-boosting block is not negligible. (The simulated input-referred total noise voltage of the ECG amplifier is 42  $\mu$ V<sub>rms</sub> with the amplifier bandwidth of 300 Hz)

# **IV. MEASUREMENT RESULTS**

The proposed design was fabricated in a 0.13  $\mu$ m standard CMOS process. The chip is tested at the supply voltage 0.7 V. Fig. 6 shows the measured frequency response of the fabricated chip. The midband gain is controlled by the switches (*S1* and *S2*) of VGA, and the values are 48.7, 50.1, 54.1, and 59.6 dB. The measured -

3 dB low cut-off frequency ( $\omega_L/2\pi$ ) ranges from 7 Hz to 8 Hz, which can filter the motion artifact sufficiently. The -3 dB high cut-off frequency ( $\omega_H/2\pi$ ) ranges from 280 Hz to 475 Hz.

Fig. 7 shows the measured total harmonic distortion (THD) for the differential output voltage. Both THD and the midband gain ( $A_M$ ) increases as the differential output voltage increases. THD is measured to be 1.21% when the differential output voltage is 0.5 V<sub>PP</sub> (amplitude 0.25 V).

Fig. 8(a) shows the artificial ECG signal which is generated by an arbitrary waveform generator (AP, SYS-2722) from the MATLAB generated data [10]. Fig. 8(b) is the measured output voltage waveform. The measured amplitude of output waveform is 380 mV, and the Rwave which is the peak signal of ECG signal is welldetected.

Fig. 9 shows the chip layout and die micrograph of ECG amplifier. The area of the designed ECG amplifier is  $800 \times 490 \ \mu m^2$ . Table 3 shows the summary of measured performance of the proposed ECG amplifier. The



Fig. 6. Frequency response.



Fig. 7. Total harmonic distortion.



Fig. 8. (a) ECG input signal, (b) Measured output signal.



Fig. 9. Layout and die micrograph.

designed ECG amplifier has the lowest supply voltage of 0.7 V compared to the published ECG amplifiers [4, 6-8]. Although the simulated CMRR is 110 dB, the measured CMRR is 80 dB. This discrepancy is considered to be due to the mismatch of pseudo-resistors and OTA circuits in the two differential branches. The power consumption is 233 nW. The current consumption of preamplifier and VGA is 258 nA and 75 nA, respectively.

 Table 3. Measurement summary

| Process                                      | 1P 6M 0.13 µm CMOS                       |  |
|----------------------------------------------|------------------------------------------|--|
| Supply voltage                               | 0.7 V                                    |  |
| Midband gain $(A_M)$                         | 48.7 / 50 / 54 / 59.5 dB                 |  |
| Low cut-off frequency ( $\omega_L/2\pi$ )    | $7 \sim 8 \text{ Hz}$                    |  |
| High cut-off frequency ( $\omega_{H}/2\pi$ ) | $280 \sim 480 \; Hz$                     |  |
| CMRR @ min. midband gain                     | > 80 dB (below 240 Hz)                   |  |
| THD @ max. $A_M$ & output swing              | 1.21%                                    |  |
| Active area                                  | $0.392 \text{ mm}^2$                     |  |
| Power consumption                            | 233 nW                                   |  |
| Max. output swing                            | $\pm$ 0.5 V <sub>PP</sub> (differential) |  |

### V. CONCLUSIONS

The low-voltage low-power ECG amplifier using the non-feedback PMOS pseudo-resistor is presented. The proposed circuit is designed and fabricated using a 0.13 um standard CMOS process. In order to reduce power consumption, the number of stages is reduced as possible, and a simple band-pass filter amplifier is utilized as a basic scheme. A conventional band-pass filter amplifier can be affected by a gate leakage current in sub-0.1micron CMOS process. The scheme which can overcome the performance degradation due to a gate leakage current is proposed. To support low supply operation of the ECG amplifier, low-voltage high DC gain singlestage OTA is proposed. The ECG amplifier operates at the supply voltage of 0.7 V. The power consumption of the fabricated chip is 233 nW. The ECG amplifier has a sufficient frequency response for extracting R-wave from ECG signals.

#### ACKNOWLEDGMENTS

This research was supported by WCU (World Class University) program through the National Research Foundation of Korea funded by the Ministry of Education, Science and Technology (R31-2008-000-10100-0), the Ministry of Knowledge Economy, Korea, under the University ITRC support program supervised by the National IT Industry Promotion Agency (NIPA-2010-C1090-1001-0003), IDEC, and BK21 programs of Korea.

## REFERENCES

- S. Park and S. Jayraman, "Enhancing the quality and life through wearable technology," *IEEE Eng. Med. Biol. Mag.*, Vol.22, No.3, pp.41-48, May/Jun., 2003.
- [2] C. W. Mundt, "A multiparameter wearable physiologic monitoring system for space and terrestrial applications," *IEEE Trans. Inf. Technol. Biomed.*, Vol.9, No.3, pp.382-391, Sep., 2005.
- [3] Cardiac monitors, heart rate meters, and alarms(ANSI/ AAMI EC13), American National Standard, 2007.
- [4] K. Lasanen, et al, "A 1-V analog CMOS front-end for detecting QRS complexes in a cardiac signal," *IEEE Trans. Circuits Sys. I*, Vol.52, No.12, pp. 2584-2594, Dec., 2005.
- [5] N. V. Tahkor, et al, "Estimation of QRS complex power spectra for design of a QRS filter," *IEEE Trans. Biomed. Eng.*, Vol. BME-31, No.11, pp. 702-706, Nov., 1984.
- [6] Reid R. Harrison, et al, "A low-power low-voltage CMOS amplifier for neural recording applications," *IEEE J. Solid-State Circuits*, Vol.6, No.6, pp.958-965, Jun., 2003.
- [7] X. Zou, et al, "A 1-V 450-nW fully integrated programmable biomedical sensor interface chip," *IEEE J. Solid-State Circuits*, Vol.44, No.4, pp. 1067-1077, Apr., 2009.
- [8] R. F. Yazicioglu, et al, "A 60  $\mu$ W 60 nV/ $\sqrt{Hz}$  readout front-end for portable biopotential acquisition systems," *IEEE J. Solid-State Circuits*, Vol.42, No.5, pp.1100-1110, May, 2007.
- [9] Ka Nang Leung, et al, "A capacitor-free CMOS low-dropout regulator with damping-factor-control frequency compensation," *IEEE J. Solid-State Circuits*, Vol.38, No.10, pp.1691-1702, Oct., 2003.
- [10] R. Karthik (2003, May). ECG simulation using MATLAB [Online]. Available: http://www.mathworks. com/matlabcentral/fileexchange



**Ji-Yong Um** received the B.S., and M.S. degrees in Electronic and Electrical Engineering from Pohang University of Science and Technology (POSTECH), Kyungbuk, Korea, in 2006, and 2008, respectively. He is

currently pursuing the Ph.D. degree in Electronic and

Electrical Engineering from Pohang University of Science and Technology (POSTECH), Korea. His research interests include low-power analog-to-digital converters, and analog front-end circuits for sensor interface.



Jae-Yoon Sim received the B.S., M.S., and Ph.D. degrees in Electronic and Electrical Engineering from Pohang University of Science and Technology, Korea, in 1993, 1995, and 1999, respectively. From 1999 to 2005, he was a Senior Engineer at

Samsung Electronics, Korea. From 2003, to 2005, he was a post-doctoral student with the University of Southern California, Los Angeles. In 2005, he joined the Faculty of Electronic and Electrical Engineering, Pohang University of Science and Technology, Korea, where he is currently an Assistant Professor. His research interests include PLL/DLL, high-speed links, memory circuits, and ultra low-power analog.



Hong-June Park received the B.S. degree from the Department of Electronic Engineering, Seoul National University, Seoul, Korea, in 1979, the M.S. degree from the Korea Advanced Institute of Science and Technology, Taejon, in 1981, and

the Ph.D. degree from the Department of Electrical Engineering and Computer Sciences, University of California, Berkeley, in 1989. He was a CAD engineer with ETRI, Korea, from 1981 to 1984 and a Senior Engineer in the TCAD Department of Intel from 1989 to 1991. In 1991, he joined the Faculty of Electronic and Electrical Engineering, Pohang University of Science and Technology (POSTECH), Gyeongbuk, Korea, where he is currently Professor. His research interests include high-speed CMOS interface circuit design, signal integrity, device and interconnect modeling. Prof. Park is a member of IEEK, IEEE and IEICE.