DOI QR코드

DOI QR Code

Current Estimation Techniques for Reliability Analysis of Semiconductor Interconnects

반도체 회로 연결선의 신뢰도 해석을 위한 전류 해석 기법

  • Received : 2010.02.04
  • Accepted : 2010.06.15
  • Published : 2010.08.01

Abstract

As process technology for semiconductor goes beyond the ultra-deep submicrometer regime, interconnect reliability on a chip has become a serious design concern. As process parameters scale, interconnect widths are reduced rapidly while the current flowing through the interconnect does not decrease in a proportional manner. This trend increases current densities in metal interconnects which may lead to poor reliability for electromigration. Hence, it is critical to estimate the current amount passing through the interconnects earlier in semiconductor design stages. The purpose of this paper is to propose a fast yet accurate current estimation technique that can offer not only analysis time equivalent to those offered by the previous approximation methods but also a relatively precise estimation by using closed-form equations. The accuracy of the proposed technique was confirmed to be about 8 times better on average when compared to the previous work.

Keywords

References

  1. Failure Mechanisms and Models for Semiconductor Devices, in JEDEC publication JEP122C, 2006.
  2. I. A. Belch and J. Sello, "The Failure of Thin Aluminum Current-Carrying Strips on Oxidized Silicon," Physics of Failure in Electronics, vol. 5, pp. 496-505, 1966.
  3. 추교섭, 신상우, 주유진, 성영권, "Ti-TiN Barrier 층을 갖는 Al 배선의 Electromigration 특성", 대한전기학회 추계 학술대회 논문집, pp. 364-366, 1995.
  4. James R. Black, "Electromigration - A Brief Survey and Some Recent Results," IEEE Trans. of Electron Devices, vol. ED-16(no. 4), pp. 338, 1969.
  5. 주철원, 강형곤, 한병성, "Joule Heating Effects and Initial Resistance in Electromigration Test", 대한전기학회 논문지 제48C권 제6호, pp. 436-441, 1999.
  6. K. Banerjee and A. Mehrotra, "Global Interconnect Warming," IEEE Circuits and Devices Magazine, pp. 16-32, 2001.
  7. A. R. Oriani, "Thermomigration in Solid Metals," Journal of Physics and Chemistry of Solids, pp. 339-351, 1969.
  8. N. S. Nagaraj, F. Cano, H. Haznedar and D. Young, "A Practical Approach to Static Signal Electromigration Analysis," in Proc. ACM/IEEE Design Automation Conference, pp. 572-577, 1998.
  9. D. Blaauw, C. Oh, V. Zolotov and A. Dasgupta, "Static Electromigration Analysis for On-Chip Signal Electromigration Analysis," IEEE Trans. on Computer-Aided Design of Integrated Circuits and Systems, vol. 22, pp. 39-48, 2003. https://doi.org/10.1109/TCAD.2002.805728
  10. J. E. Murguia and J. B. Brenstien, "Short-Time Failure of Metal Interconnect Caused by Current Pulses," IEEE Electron Device Letters, pp. 481-483, 1993.
  11. J. E. Hall, D. E. Hocevar, P. Yang and M. J. McGraw, "SPIDER - A CAD System for Modeling VLSI Metallization Patterns," IEEE Trans. on Computer-Aided Design of Integrated Circuits and Systems, vol. 36, pp. 1023-1031, 1978.
  12. R. H. Tu et al., "Berkeley Reliability Tools -BERT," IEEE Trans. on Computer-Aided Design of Integrated Circuits and Systems, vol. 12, pp. 1524-1534, 1993. https://doi.org/10.1109/43.256927
  13. D. F. Frost and K. F. Poole, "RELIANT: A Reliability Analysis Tool for VLSI Interconnects," IEEE Journal of Solid-State Circuits, vol. 24, pp. 458-462, 1989. https://doi.org/10.1109/4.18608
  14. C. Teng, Y. Cheng, E. Rosenbaum and S. Kang, "iTEM: A Temperature-Dependent Electromigration Reliability Diagnosis Tool," IEEE Trans. on Computer-Aided Design of Integrated Circuits and Systems, vol. 16, pp. 882-893, 1997. https://doi.org/10.1109/43.644613
  15. K. Agarwal and F. Liu, "Efficient Computation of Current Flow in Signal Wires for Reliability Analysis," in Proc. IEEE/ACM International Conference on Computer-Aided Design, pp. 741-746, 2007.
  16. M. Celik, L. Pileggi and A. Odabasioglu, IC Interconnect Analysis, Kluwer Academic Publishers, 2002.
  17. L. T. Pillage and R. A. Rohrer, "Asymptotic Waveform Evaluation for Timing Analysis," IEEE Trans. on Computer-Aided Design of Integrated Circuits and Systems, vol. 9, pp. 352-366, 1990. https://doi.org/10.1109/43.45867
  18. L. T. Pillage, R. A. Rohrer and C. Visweswariah, Electronic Circuit and System Simulation Methods, McGraw-Hill, Inc., 1994
  19. C. L. Ratzlaff and L. T. Pillage, "RICE: rapid interconnect circuit evaluation using AWE," IEEE Trans. on Computer-Aided Design of Integrated Circuits and Systems, vol. 13, pp. 763-776, 1994. https://doi.org/10.1109/43.285250
  20. Crow and Edwin L, Lognormal distributions : theory and applications, M. Dekker, 1988.
  21. N. Gopal, D. P. Neikirk and L. T. Pillage, "Evaluating RC-interconnect using moment-matching approximations," in Digest of Technical Papers IEEE/ACM International Conference on Computer-Aided Design, pp. 74-77, 1991.
  22. M. S. Ghausi and J. J. Kelly, Introduction to Distributed-Parameter Networks, R. E. Krieger Pub. Co., 1968.
  23. T. Sakurai, "Approximation of wiring delay in MOSFET LSI," IEEE Journal of Solid-State Circuits, pp. 418-426, 1983.
  24. International Technology Roadmap for Semiconductors (ITRS) : Interconnect, 2007.
  25. V. N. Hoang et al., "Balancing Resistance and Capacitance of Signal Interconnects for Power Saving," in Proc. IEEE International Interconnect Technology Conference, pp. 126-128, 2007.
  26. Ki-Young Kim, Sung-Bin Kim, Se-Jin Ko, Seok Yoon Kim, "Analytic Models for Peak Current Computation in General Interconnect Circuit", CDES 2009 pp. 60-62.
  27. 김성빈, 김기영, 김석윤, "연결선 전류계산 모형에서의 최적 세그먼트 수를 결정하기 위한 실험적 가이드 라인", 대한전자공학회 SoC Conference pp. 127-128, 2009