DOI QR코드

DOI QR Code

Design of Wide - range Clock and Data Recovery Circuit based Dual-loop DLL using 2-step DPC

2-step DPC를 이용한 이중루프 DLL기반의 광대역 클록 데이터 복원회로 설계

  • 정기상 (전북대학교 전자정보공학부) ;
  • 김강직 (전북대학교 전자정보공학부) ;
  • 고귀한 (전북대학교 전자정보공학부) ;
  • 조성익 (전북대학교 전자정보 공학부)
  • Received : 2011.11.24
  • Accepted : 2012.01.17
  • Published : 2012.02.01

Abstract

A recovered jitter of CDR(Clock and Data Recovery) Circuit based on Dual-loop DLL(Delay Locked Loop) for data recovery in high speed serial data communication is changed by depending on the input data and reference clock frequency. In this paper, 2-step DPC which has constant jitter performance for wide-range input frequency is proposed. The designed prototype 2-step CDR using proposed 2-step DPC has operation frequency between 200Mbps and 4Gbps. Average delay step of 2-step DPC is 10ps. Designed CDR circuit was tested with 0.18um CMOS process.

Keywords

References

  1. H-T. Ng, R.Farjad, M.-J. E. Lee, W.J. Dally, T. Greer, J. Poulton, J. H. Edmondson, R. Rathi, and R. Senthinathan, "A second-order semidigital clock recovery circuit based on injection locking," IEEE J. Solid-State Circuits, vol. 38, no. 12, pp. 2101.2111, Dec. 2003. https://doi.org/10.1109/JSSC.2003.818576
  2. R. Farjad-Rad, A. Nguyen, J. M. Tran, T. Greer, J. oulton, W. J. Dally, J. H. Edmondson, R. Senthinathan, R. Rathi, M.-J. E. Lee, and H.-T. Ng, "A 33-mW 8-Gb/s CMOS clock multiplier and CDR for highly integrated I/Os," IEEE J. Solid-State Circuits, vol. 39, no. 9, pp. 1553-1561, Sep. 2004. https://doi.org/10.1109/JSSC.2004.831457
  3. J. Kim and M. A. Horowitz, "Adaptive supply serial links with sub-1-V operation and per-pin clock recovery," IEEE J. Solid-State Circuits, vol. 37, no. 11, pp. 1403.1413, Nov. 2002. https://doi.org/10.1109/JSSC.2002.803937
  4. G. Y. Wei, J. Kim, D. Liu, S. Sidiropoulos, and M. A. Horowitz, "A variable-frequency parallel I/O interface with adaptive power-supply regulation," IEEE J. Solid-State Circuits, vol. 35, no. 11, pp. 1600.1610, Nov. 2000. https://doi.org/10.1109/4.881205
  5. P. Larsson, "A 2.1600-MHz CMOS clock recovery PLL with low-Vdd capability," IEEE J. Solid-State Circuits, vol. 34, no. 12, pp. 1951.1960, Dec. 1999. https://doi.org/10.1109/4.808920
  6. P. K. Hanumolu, G. Y. Wei, and U. K. Moon, "A wide-tracking range clock and data recovery circuit," J. Solid-State Circuits, vol. 43, no. 2, pp. 425.439, Feb. 2008. https://doi.org/10.1109/JSSC.2007.914290
  7. S. Sidiropoulos and M. A. Horowitz, "A semidigital dual delay-locked loop," IEEE J. Solid-State Circuits, vol. 32, no. 11, pp. 1683.1692, Nov. 1997. https://doi.org/10.1109/4.641688
  8. S. Y. Lee, H. R. Lee, Y. H. Kwak, B. J. Yoo, D. Shim, C. Kim, and D. K. Jeong, "250 Mbps.5 Gbps wide-range CDR with digital vernier phase shifting and dual mode control in 0.13 m CMOS," in Proc. IEEE Asian Solid-State Circuits Conf., 2010, pp. 185.188.
  9. H. Song, D. S. Kim, D. H. Oh, S. Kim, and D. K. Jeong, "A 1.0.4.0-Gb/s all-digital CDR with 1.0-ps period resolution DCO and adaptive proportional gain control," IEEE J. Solid-State Circuits, vol. 46, no. 2, pp. 424.434, Feb. 2011. https://doi.org/10.1109/JSSC.2010.2082272