# A 15-GHz CMOS Multiphase Rotary Traveling-Wave Voltage-Controlled Oscillator

Changchun Zhang\*'\*\*, Zhigong Wang\*, Yan Zhao\*, and Sung Min Park\*\*

Abstract—This paper presents a 15-GHz multiphase rotary traveling-wave voltage-controlled oscillator (RTW VCO) where a shielded coplanar stripline (CPS) is exploited to provide better shielding protection and lower phase noise at a moderate cost of characteristic impedance and power consumption. Test chips were implemented in a standard 90-nm CMOS process, demonstrating the measured results of 2-GHz frequency tuning range, -11.3-dBm output power, -109.6-dBc/Hz phase noise at 1-MHz offset, and 2-ps RMS clock jitter at 15 GHz. The chip core occupies the area of 0.2 mm² and dissipates 12 mW from a single 1.2-V supply.

*Index Terms*—CMOS, shielded coplanar stripline, phase noise, rotary traveling-wave, VCO

# I. Introduction

Voltage-controlled oscillators (VCOs) are categorized into three distinct types by their physical mechanism: RC-based VCOs, LC-based VCOs, and transmission line (TL)-based (or wave-based) VCOs. Among these types, the RC-based VCOs that include relaxation VCOs and ring VCOs exhibit the most inferior phase noise characteristics because of their inevitable resistor-related thermal noises. The LC-based VCOs are less competent than the TL-based VCOs because the feasible frequency range of the lumped passive inductors is much lower than that of the transmission-lines because of their parasitic

capacitances. In other words, the inherent parasitic capacitances of the TL-based VCOs can be almost absorbed into the transmission-lines, and thus the oscillation frequency can occur at a much higher frequency than other types.

Typically, three types of TL-based VCOs exist such as standing-wave VCOs, traveling-wave VCOs, and rotary traveling-wave (RTW) VCOs [1]. The standing-wave VCOs are unable to generate multiphase clocks and the travelling-wave VCOs show inferior phase noise characteristics due to their termination resistors. Thus, the RTW VCOs provide the best performance owing to their ability to generate multiphase clock outputs and demonstrate excellent phase noise characteristics [2-5]. In addition, a multiple array of RTW VCOs can be utilized as a clocking distribution circuit [2].

This paper presents a 15-GHz RTW VCO which is realized in a standard 90-nm CMOS technology. Particularly, it employs half-quadrature topology and improved coupled coplanar waveguides so that the measured results demonstrate wider tuning range and lower power consumption with comparable phase noise than recently reported multiphase CMOS VCOs.

Section II and Section III provide the design



**Fig. 1.** RTW VCO topologies (a) untwisted single ring, (b) möbius twisted ring.

E-mail: changchunzhang2007@hotmail.com, smpark@ewha.ac.kr

Manuscript received Sep. 8, 2011; revised Feb. 6, 2012.

<sup>\*</sup> Southeast University, Nanjing, China

<sup>\*\*</sup> Ewha Womans University, Seoul, Korea.

methodology and the circuit description. Section IV demonstrates the chip implementation and its measured results. Conclusion follows in Section V.

# II. DESIGN METHODOLOGY

Fig. 1 shows a conventional ring RTW VCO and its transformed version which is a Möbius ring RTW VCO. This transformation provides a number of advantages, including easier placement of –Gm cells, simpler tapping-off of the required differential clocks, better matching of differential clocks, less EMI radiation, better tolerance of large EMI, smaller physical area, etc.

Fig. 2 illustrates an equivalent transforming process of a periodically loaded coupled transmission line (PLCTL), where the parameters L, R, C, and G indicate per-unit-length inductance, resistance, capacitance, and conductance, respectively. Also, 'unload', 'load', or 'PLCTL' represents unloaded CTL, load network, and PLCTL, respectively. Fig. 2(b) shows its lumped-element equivalent circuit of the PLCTL, and Fig. 2(c) depicts the odd-mode equivalent circuit by omitting the even-mode parts. Thereby, the relations of the circuit parameters between the equivalent circuit and the original one are clearly observed.

Table 1 lists the corresponding parameters and the equations related to both unloaded CTL and PLCTL, where 'o' and 'e' indicate the odd-mode and the even-mode, respectively. Also, the parameters  $k_L$ , Z,  $\gamma$ ,  $\alpha$ ,  $\beta$ , v, and I represent the inductance coupling coefficient, the characteristic impedance, the propagation constant, the attenuation constant, the phase constant, the phase velocity, and the segment length, respectively.

Unlike a TL with infinite-bandwidth, the PLCTL has passband-stopband characteristics due to its existing periodical discontinuity, indicating that a cutoff frequency exists for the desired low-pass transmission [6]. This frequency is called 'Bragg frequency', which is a notable effect on the characteristics of the PLCTL.

$$f_{\text{bragg}} = 1/\pi l \sqrt{L_{\text{PLCTL}} \cdot C_{\text{PLCTL}}} \ . \tag{1}$$

Fig. 3(a) shows an equivalent circuit of an RTW VCO where the load components (i.e. the combination of a cross-pair, varactors, and an output buffer) are represented as a passive load network with a negative

conductance in parallel. Namely, the RTW VCO can be simplified to a combination of a passive PLCTL ring and multiple active energy-compensation cells. Then, this modeling is similar to that of an LC VCO in Fig. 3(b) because the passive PLCTL functions as a tank-load of the RTW VCO, as shown in Fig. 3(c).

The start-up conditions of the closed-loop RTW VCO can be obtained as below,

$$g_{m} \ge \frac{2}{Z_{\text{PLCTL,O}}} \exp\left(\alpha_{\text{PLCTL,O}} \cdot l\right)$$

$$\beta_{\text{PLCTL,O}} \cdot l = \frac{n \cdot \pi}{N} \tag{2}$$

where n is an arbitrary odd integer for the odd-mode operation of the RTW VCO [4].

Meanwhile, the fundamental oscillation frequency ( $f_{RTW}$ ) of the RTW VCO is given by,

$$f_{\text{RTW}} = \frac{v_{\text{\tiny PLCTL,O}}}{2N \cdot l} = \frac{1}{2Nl\sqrt{L_{\text{\tiny PLCTL,O}}C_{\text{\tiny PLCTL,O}}}}.$$
 (3)

Then, the tuning range of the RTW VCO is given by,

$$\frac{1}{2Nl\sqrt{L_{\rm PLCTL,O}C_{\rm PLCTL,O,max}}} \leq f_0 \leq \frac{1}{2Nl\sqrt{L_{\rm PLCTL,O}C_{\rm PLCTL,O,min}}} \; . \tag{4}$$

Also, the power dissipation of the RTW VCO is given by,

$$P_{diss} = \frac{V_{\text{DD}}^2}{Z_{\text{PLCTLO}}^2} \cdot R_{loop} \tag{5}$$

where  $R_{\text{loop}}$  is the loop resistance [2, 7].

The phase noise of the RTW VCO can be derived as below, as for an LC VCO in Ref. [8]:

$$L\{\Delta\omega\} = \frac{2D}{\left(\Delta\omega\right)^{2} + \left(D\right)^{2}} \approx \frac{2D}{\left(\Delta\omega\right)^{2}}$$

$$D \sim \left(\frac{\omega_{0}}{Q}\right) \cdot \left(\frac{1}{V_{0}^{2}} \cdot \frac{k_{B}T}{C} \cdot \frac{Q}{Q_{loaded}}\right) = \frac{1}{V_{0}^{2}} \cdot \left(\frac{k_{B}T}{C}\right) \cdot \left(\frac{\omega_{0}}{Q_{loaded}}\right)$$

$$Sensitivity (Loss)$$

$$Sensitivity (Loss)$$

# Passive Periodically Loaded Coupled Transmission Line Distributed Symmetrical Symmetrical load Coupled Line $Z_{\text{unload,e}}$ , $\gamma_{\text{unload,e}}$ (a) $L_{\rm unloads}\Delta x$ $R_{\rm unl}$ ·W <u></u> $G_{loadn}$ $G_{load}$ ത്ത <u>₹</u> $L_{\rm unload,s}\Delta x$ (b) $L_{PLCTL,O}\Delta x$ $R_{PLCTL,O}\Delta x$ $C_{\text{PLCTLO}}\Delta x$ Virtual Ground $\left\{Z_{\text{PLCTL,O}}, \gamma_{\text{PLCTL,O}}\right\}$ $\lessgtr G_{PLCTL,O}\Delta x$ $L_{\text{PLCTL,O}}\Delta x$ $R_{\text{PLCTL,O}}\Delta x$ -MM---W (c)

Fig. 2. (a) Segments of a passive PLCTL, (b) its lumped-element equivalent circuit, (c) its odd-mode equivalent circuit.



Fig. 3. Equivalent circuits of (a) load components from a section of an RTW VCO, (b) a differential LC VCO, (c) an RTW VCO.

|       | unloaded CTL                                         | PLCTL                                                                                         |                                                                                               |
|-------|------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|
| $L_o$ | $L_{ m unload,s} \left( 1 \text{-} k_{ m L}  ight)$  | $L_{ m unload,s}(1$ - $k_{ m L})$                                                             |                                                                                               |
| $R_o$ | $R_{ m unload}$                                      | $R_{ m unload}$                                                                               |                                                                                               |
| $C_o$ | $C_{\text{unload}} + 2C_{\text{unload,m}}$           | $\frac{C_{\text{unload}} + 2C_{\text{unload,m}} +}{C_{\text{load}}/l + 2C_{\text{load,m}}/l}$ |                                                                                               |
| $G_o$ | $G_{ m unload}$ + 2 $G_{ m unload,m}$                | $G_{ m unload}$ + 2 $G_{ m unload,m}$ + $G_{ m load}$ / $l$ +2 $G_{ m load,m}$ / $l$          | $\gamma = \alpha + j\beta;$                                                                   |
| $L_e$ | $L_{\mathrm{unload},s}\left(1+k_{\mathrm{L}}\right)$ | $L_{\mathrm{unload},s}\left(1+k_{\mathrm{L}}\right)$                                          | $(R << \omega L, \text{ and } G << \omega C)$                                                 |
| $R_e$ | $R_{ m unload}$                                      | $R_{ m unload}$                                                                               | (for PLCTL, $\omega << 2\pi f_{\text{bragg}}$ )                                               |
| $C_e$ | $C_{ m unload}$                                      | $C_{ m unload} + C_{ m load} / l$                                                             | 7 110                                                                                         |
| $G_e$ | $G_{ m unload}$                                      | $G_{ m unload}$ + $G_{ m load}$ / $I$                                                         | $Z \approx \sqrt{L/C}$                                                                        |
| Z     | $\sqrt{(j\omega L + R)}$                             | $)/(j\omega C + G)$                                                                           | $\gamma \approx \frac{1}{2} \left( \frac{R}{Z} + GZ \right) + j\omega \sqrt{LC}$              |
| γ     | $\sqrt{(j\omega L + R)}$                             | $)\cdot (j\omega C + G)$                                                                      | $v \approx 1/\sqrt{LC}$                                                                       |
| υ     | C                                                    | ο/β                                                                                           | $Q \approx \frac{\omega\sqrt{LC}}{\left(R/Z + GZ\right)} = \frac{1}{R/\omega L + G/\omega C}$ |
| 0     | В                                                    | 2/2 <i>a</i>                                                                                  | $(R/Z + GZ)$ $R/\omega L + G/\omega C$                                                        |

Table 1. Parameters and equations related to unloaded CTL and PLCTL

where D,  $k_{\rm B}$ , T, Q,  $Q_{\rm loaded}$ ,  $V_{\rm 0}$ ,  $\omega_{\rm 0}$ , and C represent the diffusion constant, the Boltzmann constant, the absolute temperature, the unloaded quality-factor of the tank, the loaded quality-factor of the tank, the oscillation amplitude, the oscillation frequency, and the tank capacitance, respectively.

The optimization of the phase noise requires two-step procedures. The first is to select a high-Q loaded resonator tank, and the second is to achieve the highest possible line-width compression ratio which involves the loaded Q and the noise-to-carrier ratio.

Namely, an RTW VCO can achieve an excellent phase noise performance only with high loaded-Q factor in the selected transmission lines. Yet, another design tradeoff exists between power consumption and phase noise.

Due to the Bragg frequency, the Q-factor ( $Q_{PLCTL}$ ) of the passive PLCTL is given by [3],

$$Q_{\text{PLCTL}} = \frac{1}{R_{\text{PLCTL}}/\omega L_{\text{PLCTL}} + G_{\text{PLCTL}}/\omega C_{\text{PLCTL}}} \cdot \left(1 - \frac{f^2}{f_{bragg}^2}\right)$$
from
resistive loss
reflection loss

where  $Q_{\text{PLCTL}}$  depends not only on resistive loss, but also on reflection loss.

The resistive loss attenuates signals and gives rise to thermal noise, while the reflection loss reduces the effective signal transmission via reflection. For  $f << f_{\rm bragg}$ , the  $Q_{\rm PLCTL}$  becomes dependent upon resistive loss only. Then, it reduces to  $1/(R_{\rm PLCTL}/\omega L_{\rm PLCTL} + G_{\rm PLCTL}/\omega C_{\rm PLCTL})$ . As f approaches  $f_{\rm bragg}$ , the reflection loss gradually

becomes dominant over the resistive loss.

Hence, the loaded Q ( $Q_{loaded}$ ) of an RTW VCO depends not only on the resistive loss, but also upon the reflection loss. Particularly, the latter is closely related to the interval between two neighboring discontinuities. Thereby, the shorter the interval is, the higher the Bragg frequency becomes, the better the quality factor is, and the steeper the clock waveforms become.

Meanwhile, the number (n) of the sustained harmonics of the PLCTL (correspondingly, of the RTW VCO) must meet the condition below:

$$(2n+1)f_{\text{RTW}} < f_{\text{bragg}} \Rightarrow n < \frac{1}{2} \cdot \left(\frac{f_{\text{bragg}}}{f_{\text{RTW}}} - 1\right)$$
 (9)

where the relation between n and N is given by,

$$n = \left\lfloor \frac{N}{\pi} - \frac{1}{2} \right\rfloor. \tag{10}$$

With the total gain of  $N \cdot g_m$  unchanged, a larger N results in a higher Bragg frequency, which in turn leads to a higher Q-factor of the loaded CTL and steeper waveform edges. Eventually, these higher Q-factor and steeper edges improve the phase noise. However, too large N degrades the phase noise because of the serious high-frequency loss from the PLCTL and of the reduced Q-factor from the drastic increase of small-size gate resistance. Thus, a compromise must occur between the Q-factor and the number of gain stages which loads the transmission lines.

Also, (7) indicates that increasing capacitance (which is equivalent to the increase of the tank energy) results in lower phase noise at the expense of higher power dissipation, provided that the amplitude (*A*) is kept constant (e.g. at the border of voltage-limited region). It is because a larger capacitance corresponds to a lower characteristic impedance of the PLCTL tank, and thus leads to lower phase noise. Yet, the characteristic impedance should not be too much lowered since the condition below must be satisfied [2]:

$$Z_{\text{PLCTL}} > \frac{R_{loop}}{2} \,. \tag{11}$$

# III. CIRCUIT DESCRIPTION

Fig. 4 depicts the three-dimensional layout of the proposed RTW VCO, which consists of the proposed shielded coplanar stripline, eight –Gm cells (which comprises inverter cross-pairs and varactors), and four output buffers. In particular, the oscillation tank comprises the shielded CPS, varactors, and the parasitic capacitances from inverters and output buffers.

# 1. Proposed Shielded Coplanar Stripline

Typically, there are four types of symmetric coupled lines: (a) coplanar stripline (CPS) [3, 4], (b) coupled microstrip line [9], (c) coupled coplanar waveguide (CCPW), and (d) folded coupled coplanar waveguide (FC CPW) in which an U-shaped return ground is employed [10]. Even in a symmetric coupled line, electromagnetic interference (EMI) effect would become very serious both at high oscillation frequencies and with full swing square waveforms (which are commonly occurred at RTW VCOs). Therefore, a design tradeoff exists between shielding and characteristic impedance  $(Z_0)$ . However, the former is related to both EMI and substrate loss, and the latter is closely related to power consumption in (5). Thus, better shielding indicates larger capacitance and smaller inductance, which will induce lower  $Z_0$  and hence higher power consumption. Yet, this lower  $Z_0$  benefits the phase noise of the RTW VCO, as described in Section II. Among the forementioned four CTLs, the CPS yields the highest  $Z_0$  and the poorest shielding, whereas the FC CPW provides the



Fig. 4. Three-dimensional layout of the RTW VCO topology.



**Fig. 5.** (a) Three-dimensional layouts of the shielded CPS, (b) their comparison to FC\_CPW in terms of odd-mode characteristic impedance and Q-factor.

lowest  $Z_0$  and the most excellent shielding.

Fig. 5(a) illustrates the proposed shielded CPS which is an optimized version between a CPS (or CCPW) and a FC\_CPW. The performance of the shielded CPS can be easily controlled by either altering the ground grid density or varying the distance between the shielding ground and signal stripes. Fig. 5(b) depicts the simulation results of both the shielded CPS and the FC\_CPW for the odd-mode  $Z_0$  and the Q-factor, in which the shielded CPS possesses a higher  $Z_0$  with a slightly better Q-factor as the representative FC\_CPW. Also, the Q-factor of the

shielded CPS increases as the operation frequency, which is easily predicted from the definition of  $Q \approx 1/(R/\omega L + G/\omega C)$  in Table 1.

Yet, as either the distance  $(S_1)$  between two signal strips or the distance  $(S_2)$  between signal strip and ground becomes larger, the odd-mode inductance increases, the capacitance reduces, and the proximity effect weakens. Therefore, both the odd-mode  $Z_0$  and the Q-factor increase at the cost of three factors: (a) EMI becomes more severe for a larger  $S_1$  or  $S_2$ , (b) the matching between differential signals worsens, and (c) the chip area becomes larger. If the width (W) of the signal strip is wide enough, the odd-mode Q-factor increases and the odd-mode  $Z_0$  decreases.

#### 2. Varactors

Frequency tuning is conducted by varying either the ring-length, or the effective dielectric constant, or the effective capacitance [21], among which the effective capacitance tuning with varactors is most popular due to its easiness and compactness. Particularly, accumulation-mode NMOS varactors provide excellent performance [22].

It is seen from (4) that the tuning range ( $\Delta f_o$ ) of an RTW VCO is proportional to the ratio of  $C_{\text{tank,O,max}}/C_{\text{tank,O,min}}$ . Here,  $C_{\text{tank,O}}$  is the sum of the equivalent odd-mode unit-length capacitance from the distributed tank, i.e.  $C_{\text{tank,O}} = C_{\text{CPS,O}} + (C_{-Gm,O} + C_{\text{buf,O}} + C_{var,O})/l$ .  $C_{\text{CPS,O}}$  is the equivalent unit-length capacitance from the shielded CPS, and  $C_{-Gm,O}/l$ ,  $C_{\text{buf,O}}/l$ , &  $C_{var,O}/l$  represent the unit-length capacitance from -Gm cells, output buffers, and varactors, respectively. Therefore,  $C_{var,O}$  should be much larger than other three capacitances for a wide tuning range.

Now, the Q-factor ( $Q_{tank}$ ) of the distributed tank in the RTW VCO is given by,

$$Q_{\text{tank}} = Q \cdot \left( 1 - \frac{f^2}{f_{brane}^2} \right) \tag{12}$$

$$\frac{1}{Q} = \frac{1}{Q_c} + \frac{1}{Q_c} \tag{13}$$

$$\frac{1}{Q_C} = \sum_{i} \frac{1}{Q_i \cdot \left(\frac{C}{C_i}\right)} \tag{14}$$

where  $Q_{\rm L}$  is the Q-factor of the unit-length equivalent



Fig. 6. Schematic diagram of a gain cell.

inductance of the distributed tank,  $C \& Q_C$  are the total unit-length equivalent capacitance and the Q-factor of the tank, respectively. Also,  $C_i \& Q_i$  represent  $C_{\text{CPS,O}}$ ,  $C_{Gm,O}/l$ ,  $C_{buf,O}/l$ , or  $C_{var,O}/l$ , and their respective Q-factor.

Since the capacitance of the shielded CPS is equivalent to an MIM capacitance, its Q-factor is much higher than that of other capacitances. Also,  $C_{-Gm,O}/l$  and  $C_{\text{buf},O}/l$  show higher Q-factor than  $C_{\text{var},O}/l$ . Thus,  $Q_{\text{C}}$  in (14) is mainly determined by  $Q_{\text{var}}$  due to its lower Q-factor and bigger capacitance. Besides,  $Q_{\text{L}}$  is much higher than  $Q_{\text{var}}$  and then the tank Q-factor ( $Q_{\text{tank}}$ ) is dominated by  $Q_{\text{var}}$ .

In this work, the minimum Q-factor of the varactors is only 6 at 15 GHz while the Q-factor of the proposed shielded CPS reaches 14.

### 3. Gain Cell and Output Buffers

Fig. 6 presents the schematic diagram of a gain stage, where the complementary configuration yields a higher transconductance, more symmetric oscillation waveforms, and more compact layout [14]. Here, the wave rotation uncertainty may occur and thus the direction control transistors with minimum size are added [5]. Fig. 7 illustrates the proposed  $-G_{\rm m}$  cell which consists of a pair of cross-coupled CMOS inverters and a couple of varactors. The CMOS cross-coupled pair takes the same configuration as the gain stage in Fig. 6, except for the removed tail current source. Removing the tail current source provides a number of advantages [15-20]: (a) it eliminates the voltage overhead, thus maximizing the signal swing and improving the phase noise, (b) the gatewidths can be reduced because the transistors can be



Fig. 7. - $G_{\rm m}$  cell with varactors, clock buffers, and direction control transistors.

biased at higher transconductance, and thus its nonlinear parasitic capacitances decrease accordingly. Typically, these parasitic capacitances are closely related with the tuning range and the noise conversion from both CM (common-mode) noise and AM-noise to phase noise. Besides, these parasitic capacitances degenerate the Q-factor of tank-load. (c) tail current-source is a notorious thermal noise and flicker noise source, and thus its removal improves the phase noise performance. Yet, frequency pushing problem occurs with no tail current-source.

Meanwhile, resistor-loaded common-source output buffers are employed in this work for the sake of integration-level even at the cost of larger phase noise from the loaded resistors. The resistance value is judiciously chosen to be  $100-\Omega$  in order to optimize the design tradeoff between gain and reflection.

# IV. MEASUREMENT RESULTS

The proposed RTW VCO has been fabricated in a standard 90-nm CMOS technology. Fig. 8 depicts the chip microphotograph, where the core occupies the area of 450  $\mu$ m  $\times$  450  $\mu$ m. DC measurements reveal that the power consumption is 12 mW in total from a single 1.2-V supply.

For RF measurements, on-wafer probing has been conducted by utilizing an RF probe-station with a wide-bandwidth oscilloscope (Agilent 86100A Infinium DCA) and an E4440a digital spectrum analyzer.

Fig. 9 demonstrates the measured oscillation frequency and output power versus tuning voltage of the RTW VCO,



Fig. 8. Chip microphotograph of the proposed RTW VCO.



**Fig. 9.** Measured oscillation frequency and output power versus tuning voltage of the proposed RTW VCO.

achieving the tuning range of 2 GHz and the corresponding VCO gain of 1.7 GHz/V on average.

Fig. 10 shows the measured waveforms of the two adjacent 15-GHz clocks with 45° phase offset, where each clock waveform has an RMS jitter of 2 ps and the amplitude of 167 mV $_{\rm pp}$ . These results confirm the measurements of the frequency domain.



**Fig. 10.** Measured waveforms of the two adjacent clocks with 45° phase offset.





Fig. 11. (a) Measured phase noise of the RTW VCO, (b) the power spectrum of the generated 15-GHz clock.

Fig. 11 shows the measured phase noise and the power spectrum of the RTW VCO at the center frequency of 15 GHz, where the generated 15-GHz clock achieves the

power spectrum of -11.3 dBm, and the phase noise of -95.96 dBc/Hz at 10-kHz offset, -102.5 dBc/Hz at 100-kHz offset, and -109.6 dBc/Hz at 1-MHz offset, respectively.

Table 2 summarizes the performance of the proposed RTW VCO along with the comparison with the prior arts, in which the performance is first evaluated by utilizing a typical figure-of-merit (*FoM*) defined by,

$$FOM = L\left(\Delta f_{offset}\right) - 20\log\left(\frac{f_0}{\Delta f_{offset}}\right) + 10\log(P) \quad (15)$$

where  $L(\Delta f_{offset})$ ,  $f_0$ , and P represent the measured phase noise at the offset frequency  $\Delta f_{offset}$ , the oscillation frequency, and the power consumption (mW), respectively.

In addition, another figure-of-merit ( $FoM_T$ ) is proposed as below, because frequency tuning range is a crucial performance criterion in the performance evaluation.

$$FOM_{T} = L\left(\Delta f_{offset}\right) - 20\log\left(\left(\frac{f_{0}}{\Delta f_{offset}}\right) \cdot \left(\frac{FTR}{10}\right)\right) + 10\log(P)$$
(16)

where FTR is the percentage of frequency tuning range.

It is clearly seen in both FoM and  $FoM_T$  that the proposed RTW VCO demonstrates superior performance among the recently published multiphase CMOS VCOs.

## V. CONCLUSIONS

A 15-GHz multiphase RTW VCO is realized in a standard 90-nm CMOS process with the core area of 450  $\mu m \times 450~\mu m$ . Measured results demonstrate the frequency tuning range of 2 GHz, the output power of -11.3 dBm, and the phase noise of -109.6 dBc/Hz at 1-MHz offset. Also, the clock waveforms show the RMS jitter of 2 ps with the amplitude of 167 mV\_pp. DC measurements reveal the power dissipation of 12 mW from a single 1.2-V supply. Conclusively, the proposed RTW VCO provides a low-power low-cost solution for the applications of high-speed digital interface and RF systems, such as clock and data recovery circuits and integrated phase arrays.

| Parameters                   | [23]                      | [12]               | [11]                            | [5]          | [9]              | [4]               | [24]        | This work     |
|------------------------------|---------------------------|--------------------|---------------------------------|--------------|------------------|-------------------|-------------|---------------|
| CMOS tech.                   | 0.18 μm                   | 0.18 μm            | 0.13 μm                         | 90 nm        | 0.13 μm          | 0.18 μm           | 90 nm       | 90 nm         |
| Frequency                    | 5G Hz                     | 10 GHz             | 11 GHz                          | 11 GHz       | 12 GHz           | 15 GHz            | 18 GHz      | 15 GHz        |
| Configuration                | Revised<br>coupled<br>VCO | Revised<br>RTW VCO | Revised<br>LC-tuned<br>ring VCO | RTW VCO      | RTW VCO          | RTW VCO           | VCO array   | RTW VCO       |
| No. of phases                | Half- Quad                | Half- Quad         | Half- Quad                      | 24- Phase    | Quad.            | Half- Quad        | Half- Quad. | Half-Quad.    |
| Tuning range                 | 400 MHz<br>(7.5%)         | 1GHz<br>(10%)      | 2.7GHz<br>(23%)                 | 1GHz<br>(9%) | 1.2GHz<br>(10%)* | 250 MHz<br>(1.7%) | N/A         | 2GHz<br>(14%) |
| Phase noise<br>(dBc/Hz@1MHz) | -115.4                    | -105               | -107                            | -96.65       | -105             | -112.2            | -97.52      | -109.6        |
| Power diss. (mW)             | 7.4                       | N/A                | 26                              | 70           | 30               | 52                | 9.6         | 12 (10mA)     |
| FoM (dBc)                    | -181                      | N/A                | -174                            | -159         | -172             | -179              | -173        | -182          |
| FoM <sub>T</sub> (dBc)       | -179                      | N/A                | -182                            | -158         | -172*            | -164              | N/A         | -185          |

Table 2. Performance summary of the RTW VCO and comparison with the prior arts of multiphase CMOS VCOs

#### ACKNOWLEDGMENTS

This work was supported by the National Research Foundation of Korea Grant funded by the Korean Government (No. 2012-0000699).

# REFERENCES

- [1] W. F. Andress, and D. Ham, "Recent developments in standing-wave oscillator design: Review," *IEEE RFIC Symp.*, pp. 119-122, 2004.
- [2] J. Wood, T. C. Edwards, and S. Lipa, "Rotary traveling-wave oscillator arrays: A new clock technology", *IEEE J. of Solid-State Circuits*, Vol. 36, No. 11, pp. 1654-1665, Nov. 2001.
- [3] G. Le Grand de Mercey, "18GHz-36GHz rotary traveling wave voltage controlled oscillator in a CMOS technology", *Ph.D. dissertation*, Dept. Inform. Tech., Univ. Bundeswehr, Munich, Germany, Aug. 2004.
- [4] H. H. Hsieh, Y. C. Hsu, and L. H. Lu, "A 15/30-GHz dual-band multiphase voltage controlled oscillator in 0.18-μm CMOS", *IEEE Trans. on Microwave Theory and Technique*, Vol. 55, No. 33, pp. 474-483, Mar. 2007.
- [5] N. Tzartzanis and W. W. Walker, "A reversible poly-phase distributed VCO", *IEEE Tech. Digest of ISSCC*, pp. 596-597, Feb. 2006.
- [6] R. E. Collin, 'Foundations for Microwave Engineering', 2<sup>nd</sup> Ed., Jonn Wilely&Sons, NJ, 2001.
- [7] Z. T. Yu and X. Liu, "Low-power rotary clock array design", *IEEE Trans. on VLSI Systems*, Vol.

- 15, No. 1, pp. 5-12, Jan. 2007.
- [8] D. Ham and A. Hajimiri, "Virtual damping and einstein relation in oscillators," *IEEE J. of Solid State Circuits*, Vol. 38, No. 3, pp. 407-418, Mar. 2003.
- [9] F. B. Abdeljelil, W. Tatinian, L. Carpineto, and G. Jacquemod, "Design of a CMOS 12 GHz rotary traveling wave oscillator with switched capacitor tuning," *IEEE RFIC Symp.*, pp. 579-582, 2009.
- [10] N. Nedovic et al., "A 40-44 Gb/s 3×oversampling CMOS CDR/1:16 DEMUX," *IEEE J. of Solid-State Circuits*, Vol. 42, No. 12, pp. 2726-2735, Dec. 2007.
- [11] D. Axelrad et al., "A multi-phase 10GHz VCO in CMOS/SOI for 40Gbit/s SONET OC-768 clock and data recovery circuits", *IEEE RFIC Symp.*, pp. 573-576, 2005.
- [12] J. Lee and B. Razavi, "A 40-Gb/s clock and data recovery circuit in 0.18-μm CMOS technology," *IEEE J. of Solid-State Circuits*, Vol. 38, No. 12, pp. 2181-2190, Dec. 2003.
- [13] J. C. Chien, and L. H. Lu, "A 32-GHz rotary traveling-wave voltage controlled oscillator in 0.18-μm CMOS," *IEEE Microwave and Wireless Components Letters*, Vol. 17, No. 10, pp. 724-726, Oct. 2007.
- [14] A. Hajimiri and T. H. Lee, "Design issues in CMOS differential LC oscillators," *IEEE J. of Solid-State Circuits*, pp. 717-724, May 1999.
- [15] T. Lagutere, J. M. Pailot, and H. Guegnaud, "Method to design low noise differential CMOS VCOs without tail current source", *Int. J. of Electronics and Comm.*, Vol. 60, No. 2, pp. 172-

<sup>\*</sup>switch array technique adopted

178, 2006.

- [16] S. Levantino et al., "Frequency dependence on bias current in 5-GHz CMOS VCOs: impact on tuning range and flicker noise upconversion," *IEEE J. of Solid-State Circuits*, Vol. 37, No. 8, pp. 1003-1011, Aug. 2002.
- [17] E. Hegazi, H. Sjoland, and A. A. Abidi, "A filtering technique to lower LC oscillator phase noise", *IEEE J. of Solid-State Circuits*, Vol. 36, No. 12, pp. 1921-2930, Dec. 2001.
- [18] A. Jeng and C. G. Sodini, "The impact of device type and sizing on phase noise mechanism", *IEEE J. of Solid-State Circuits*, Vol. 40, No. 2, pp. 360-369, Feb. 2005.
- [19] B. Soltanian and P. Kinget, "AM-FM conversion by the active devices in MOS LC-VCOs and its effect on the optimal amplitude", *IEEE RFIC Symp.*, pp. 104-108, 2006.
- [20] O. Casha, I. Grech, J. Micallef, and E. Gatt, "Design considerations and device selection in the implementation of low phase noise LC-VCOs," *IEEE ISCAS*, pp. 376-379, May, 2005.
- [21] H. Wu, and A. Hajimiri, "Silicon-based distributed voltage-controlled oscillators," *IEEE J. of Solid-State Circuits*, Vol. 36, No. 3, pp. 493-502, Mar. 2001.
- [22] P. Andreani, and S. Mattisson, "On the use of MOS varactors in RF VCO's," *IEEE J. of Solid-State Circuits*, Vol. 35, No. 6, pp. 905-910, Jun. 2000.
- [23] S. L. Jang, C. C. Liu, M. H. Suchen, et al., "An eight-phase CMOS voltage controlled oscillator," *Microwave and Optical Tech. Lett.*, Vol. 51, No. 5, pp. 1225-1228, May 2009.
- [24] T. Shibasaki, et al., "18-GHz clock distribution using a coupled VCO array," *IEICE Trans. Electron.*, Vol. E90-C, No. 4, pp. 811-823, Apr. 2007.



Changchun Zhang received the B.S. and M.S. degrees in communication engineering in Guilin University of Electronic Technology (GUET), Guilin, China, in 2003, and 2006, respectively, and Ph.D. degree in electrical engineering in Southeast

University, Nanjing, China, in 2010. Then, he worked as a post-doc researcher at Ewha Womans University, Seoul, South Korea. In December 2010, he joined Nanjing University of Posts and Telecommunications, Nanjing, China. His current research interests include IC designs on RFID transceivers and wireline transceivers.



Zhigong Wang was born in Henan, China. He received the M.-Eng. degree in radio engineering from Nanjing Institute of Technology (now, Southeast University), Nanjing, China, in 1981, and the Dr.-Ing. degree in electronic engineering from Ruhr-

University Bochum, Germany, in 1990. From 1977 to 1981, he worked on radio communication techniques and computer aided circuit designs in Nanjing Institute of Technology. During 1982-1984 he worked as a lecturer on semiconductor circuit techniques in Tongji-University, Shanghai. From 1985 to 1990, he worked on high-speed silicon bipolar circuit designs for multi-gigabit/s optic fiber communication in Ruhr-University Bochum, Germany. From Oct. 1990 to Sept. 1997, he has been with Fraunhofer-Institute of Applied Solid State Physics, Freiburg, Germany, working on high-speed GaAs ICs for optic-fiber data transmission and MMICs. Since Oct. 1997, he is full professor of Southeast University, Nanjing, China. He is the author or co-author of 20 books and more than 320 SCI/EI-cited papers, and inventor of 25 patents of China, Germany, Europe, USA, and Japan. He is Senior Member of IEEE since 1993, Chairman of the Advisory Committee of Electrical and Electronical Basic Courses of Chinese Universities. He is Guest Professor of more than 20 universities of China, Canada, and Australian. Recently, he is involving in IC design for optic-fiber transmission systems, for RF wireless, microwave, and millimeter-wave applications, and in micro-electronic systems for bio-medical applications.



Yan Zhao received the M.S. degree in microwave technology from Northwestern Polytechnical University (NWPU) in 2002. From 2002 to 2005, he was with ZTE Corporation where he worked on mm-wave LMDS system design and WCDMA RF unit

design. In 2009, he received Ph.D. in circuit and system from Southeast University (SEU), China. Since 2009, he is with the Institute for High-frequency and Communication Technology (IHCT) at the University of Wuppertal, Germany, and researching on mm-wave and terahertz circuit design.



Sung Min Park received the B.S. degree in electrical and electronic engineering from KAIST, Korea in 1993. He received the M.S. degree in electrical engineering from University College London, UK in 1994 and the Ph.D. degree in electrical and elec-

tronic engineering from Imperial College of Science, Technology and Medicine, UK in May 2000. In 2004, he joined the faculty of the department of electronics engineering at Ewha Womans University, Seoul, Korea, where he is currently an associate professor. His research interests include high-speed analog/digital integrated circuit designs in sub-micron CMOS and SiGe HBT technologies for the applications of optical interconnects, silicon photonics, and RF communications. He has served a number of international conferences as a technical program committee, including ISSCC (2004-2009) and A-SSCC (2007-2008).