DOI QR코드

DOI QR Code

Efficient Multi-site Testing Using ATE Channel Sharing

  • Eom, Kyoung-Woon (Dept. of Electrical & Electronic Eng., Yonsei University) ;
  • Han, Dong-Kwan (Dept. of Electrical & Electronic Eng., Yonsei University) ;
  • Lee, Yong (Dept. of Electrical & Electronic Eng., Yonsei University) ;
  • Kim, Hak-Song (Dept. of Electrical & Electronic Eng., Yonsei University) ;
  • Kang, Sungho (Dept. of Electrical & Electronic Eng., Yonsei University)
  • 투고 : 2012.08.08
  • 심사 : 2013.02.24
  • 발행 : 2013.06.30

초록

Multi-site testing is considered as a solution to reduce test costs. This paper presents a new channel sharing architecture that enables I/O pins to share automatic test equipment (ATE) channels using simple circuitry such as tri-state buffers, AND gates, and multiple-input signature registers (MISR). The main advantage of the proposed architecture is that it is implemented on probe cards and does not require any additional circuitry on a target device under test (DUT). In addition, the proposed architecture can perform DC parametric testing of the DUT such as leakage testing, even if the different DUTs share the same ATE channels. The simulation results show that the proposed architecture is very efficient and is applicable to both wafer testing and package testing.

키워드

참고문헌

  1. Arslan, B. Orailoglu, A. "Adaptive Test Optimization through Real Time Learning of Test Effectiveness", Proc.of DATE, 2011.
  2. Semiconductor Industry Association (SIA), ITRS 2010.
  3. Rivoir, Jochen, "Parallel Test Reduces Cost of Test More Effectively Than Just a Cheap Tester", Proc. of Electronics Manufacturing Technology Symposium, 2004, pp. 263-272.
  4. Schneider, B and Oestergaard, P, "An Advanced Data Compaction Approach for Test-During Burnin", Proc. of ITC 1988, p 381.
  5. Goel S. K., Marinissen E. J., "Optimisation of onchip design-for-test infrastructure for maximal multi-site test throughput", IET Proc. of Computers and Digital Techniques, May 2005, pp. 442-456.
  6. Yasuhiro Mabuchi, Test Faciliation Circuit, US 2003/0233606 A1, http://patft.uspto.gov/

피인용 문헌

  1. Efficient Parallel Scan Test Technique for Cores on AMBA-based SoC vol.14, pp.3, 2014, https://doi.org/10.5573/JSTS.2014.14.3.345