http://dx.doi.org/10.6113/TKPE.2015.20.4.375

# 전기 자동차 배터리 충전장치용 3상 3스위치 전류형 정류기의 전류 왜곡 감소를 위한 펄스 폭 변조 스위칭 기법

채범석<sup>1</sup>, 강태원<sup>1</sup>, 강다현<sup>1</sup>, 서용석<sup>†</sup>

## Reduced Current Distortion of Three-Phase Three-Switch Buck-Type Rectifier using Carrier Based PWM in EV Traction Battery Charging Systems

Beomseok Chae<sup>1</sup>, Taewon Kang<sup>1</sup>, Tahyun Kang<sup>1</sup>, and Yongsug Suh<sup>†</sup>

#### Abstract

This study investigates an economic and highly efficient power-converter topology and its modulation scheme for 60 kW rapid EV charger system. The target system is a three-phase three-switch buck-type rectifier topology. A new carrier-based PWM scheme, which is characterized by simple implementation using logic gates, is introduced in this paper. This PWM scheme replaces the diode rectifier equivalent switching state with an active switching state to produce the same effective current flowing path. As a result, the distortion of input current during the polarity reversal of capacitor line voltage can be mitigated. The proposed modulation technique is confirmed through simulation verification. The proposed modulation technique and its implementation scheme can expand the operation range of the three-phase three-switch buck-type rectifier with high-quality AC input and capacitor ripple current.

Key words: Three-phase three-switch buck-type rectifier, Current distortion, Carrier based PWM, Current source converter

#### 1. Introduction

With recent worldwide interest in green energy, various research projects on eco-friendly vehicles, typically electric vehicles (EVs) have gained much interest. EVs do not emit any harmful gasses locally, which has positive impact on air quality in the urban environment and public health as well<sup>[1]</sup>. Furthermore, EVs are more energy efficient in terms of kWh/km. In EVs and PHEVs, a battery is used as the main power source, so that battery charger is treated as

Paper number: TKPE-2015-20-4-12

Tel: +82-63-270-3381 Fax: +82-63-270-3381

the core technology<sup>[1,2]</sup>. Various topologies and control methods have been developed for EVs chargers. Among these circuit topologies, three-phase three-switch buck-type rectifier is one candidate topology for EV chargers that has just one switch per leg, and single stage structure. Due to the reduced switch count, this structure has the advantage of low cost. In addition, the step-down output dc voltage level generated by three-phase three-switch buck-type rectifier is suitable for EV battery charging system connected to the standard ac grid. This topology can regulate the dc-link current to achieve various charging modes, i.e. CC or CV, etc. These characteristics of three-phase three-switch buck-type rectifier make this topology one of many feasible candidates for EV charging systems.

Three-phase three-switch buck-type rectifier consists of 4 diodes and one switch per leg<sup>[3]</sup>. This switch drives converter input current in bi-directional flow. For this reason, three-phase three-switch

Print ISSN: 1229-2214 Online ISSN: 2288-6281

Corresponding author: ysuh@jbnu.ac.kr, Dept. of Electrical Engineering, Smart Grid Research Center, Chonbuk Nat'l University

<sup>&</sup>lt;sup>1</sup> Dept. of Electrical Engineering, Smart Grid Research Center, Chonbuk Nat'l University Manuscript received May 7, 2015; revised Jun. 3, 2015; accepted July 9, 2015



Fig. 1. Schematic of three-phase three-switch buck-type rectifier for EV charging system.

buck-type rectifier needs a different modulation method from those of conventional two-level voltage source rectifiers. Operation three-phase of three-switch buck-type rectifier depends on various PMW scheme such as Carrier Based PWM (CBPWM) and Space Vector PWM (SVPWM)<sup>[4,5]</sup>. However, in the actual realization of the SVPWM algorithms, memory consumption is deliberately sacrificed to achieve a reduction in the computation time of the algorithm as compared to CBPWM<sup>[6]</sup>. Conventional CBPWM scheme designed for three-phase three-switch buck-type rectifier has a limited operation range with respect to the power factor angle<sup>[4]</sup>. This conventional modulation scheme gives an affordable switching action only under the operation of unity power factor. However, when the power factor departs from unity, the conventional CBPWM scheme starts to generate switching harmonics and distortion of input current which poses a serious problem in the practical application of three-phase three-switch buck-type rectifier in EV charging systems.

This paper proposes the advanced modulation strategy based on CBPWM. Proposed modulation strategy has a more improved current THD than conventional CBPWM strategy under out-of-phase conditions. CBPWM scheme is implemented in this paper with simple digital logic functional blocks. Proposed modulation strategy has a wider operation range than conventional modulation strategy. This wider operating range effectively reduces the distortion of grid current and converter input current of EV charging systems. Therefore, the proposed modulation strategy results in low-cost and high-performance EV rapid charging systems. This paper is structured as the following. In section 2, the operating characteristics of three-phase three-switch buck-type rectifier are described. Section 3 and section 4 present the conventional modulation strategy and proposed modulation strategy. In section 5, the characteristics of the proposed modulation method are verified by simulation results.

### 2. Operation of three-phase three-switch buck-type rectifier

In the basic operation of the circuit, the three switches can exercise complete control over the conduction of all the respective branches. There are three states of current commutation, i.e. Freewheeling mode, Two-switch turn-on mode, and Diode rectifier *mode* (all switches are turn-on)<sup>[7]</sup>. *Freewheeling* mode corresponds to the case when just one switch is turned on or all switches are turned off. In this mode, the current path is not connected to ac side resulting in a zero switching vector with zero converter input currents. Second, Two-switch turn-on mode implies the case when two out of three active switches are turned on. During this mode the effective current path is determined by the polarity of line voltages across the input capacitors. That is, the phase with larger supply voltage is connected to the positive bar and the phase with smaller supply voltage to the negative bar of the dc link. Third,



Fig. 2. Operation of three-phase three-switch buck-type rectifier (a) switch on-off operation of single leg, (b) free-wheeling mode, (c) active switching mode under Va > Vb, (110), (d) Diode rectifier mode under Va < Vc < Vb, (111).

*Diode rectifier mode* represents the case when all switches are turned on. The input phase of largest voltage amplitude is connected to the positive bar and the input phase of smallest voltage amplitude to the negative bar of the dc link. Converter input currents under each switching state are presented in Table I. When all IGBTs are conducting, i.e. Diode rectifier mode, the phase currents and switching states depend on the actual polarity of capacitor line voltages. In Table II, the period of a-phase current is divided into six intervals according to the relative magnitude of three-phase converter input currents, that is the fundamental components of converter input currents.

 TABLE I

 ACTIVE SWITCHING AND ZERO SWITCHING STATE

| Switching State<br>(SW_a, SW_b, SW_c) | Ia                            | Ib                   | Ic          | Zero/Active |
|---------------------------------------|-------------------------------|----------------------|-------------|-------------|
| (000)                                 | 0                             | 0                    | 0           | Zero        |
|                                       |                               |                      |             | Switching   |
| (100), (010), (001)                   | 0                             | 0                    | 0           | Zero        |
| ,,                                    |                               |                      |             | Switching   |
| (110)                                 | 1 Tala                        | $\pm \mathbf{I}_{d}$ |             | Active      |
| (110)                                 | $\pm 10C$                     | +10c                 |             | Switching   |
| (011)                                 | 0                             | +I da                | πIda        | Active      |
|                                       | $(011)$ 0 $\pm 100$ $\pm 100$ |                      | $  \pm 100$ | Switching   |
| (101)                                 | ±Idc                          | 0                    | $\pm 1 d_2$ | Active      |
| (101)                                 |                               |                      | +100        | Switching   |
| (111)                                 | T .7.                         | 1.1.1                | +I da       | Active      |
|                                       | $\perp 1 C $                  | $\perp 1 C$          | $\perp 1 C$ | Switching   |

 TABLE II

 SECTORS OF CONVERTER INPUT CURRENT

| Sector | Converter input current | a-phase current<br>angle(degree) |
|--------|-------------------------|----------------------------------|
| S1     | Ia>Ic>Ib                | 30~90                            |
| S2     | Ia≥Ib≥Ic                | 90~150                           |
| S3     | Ib>Ia>Ic                | 150~210                          |
| S4     | Ib>Ic>Ia                | 210~270                          |
| S5     | Ic>Ib>Ia                | 270~330                          |
| S6     | Ic>Ia>Ib                | 330~30                           |

#### 3. Conventional modulation strategy

Input currents are dependent on the relative amplitude of three phase capacitor voltages under the diode rectifier mode having the switching state of (111). The path of current flowing is changed when the polarity of input capacitor line voltage is changed. In Sector 1, a-phase current path is connected to the positive bar in dc-side, b-phase current path is connected to the negative bar in dc-side, and c-phase current becomes zero under in-phase condition. As the voltage condition is changed from in-phase to out-of-phase condition, that is, the angle of input current is not same as that of capacitor voltage, the positive and negative dc-link are connected to different ac phases as compared to in-phase condition. Therefore, the transition of voltage phase conditions may have a crucial impact on the path of current flowing. This leads to the distortion of converter input current when the converter input current and capacitor voltage have a phase angle difference.



Fig. 3. Waveforms at sector S1 (Ia>Ic>Ib) (a) absolute modulation signal of converter input currents and triangular carrier waveform, (b) converter input current of each phase under (Va>Vc>Vb).

TABLE III ACTIVE SWITCHING AND ZERO SWITCHING STATE AT SECTOR S1 (Ia>Ic>Ib) UNDER (Va>Vc>Vb)

| Sector S1-1 (30°~60°) |     |      |             | Sector S1-2 (60°~90°) |             |      |      |
|-----------------------|-----|------|-------------|-----------------------|-------------|------|------|
| Switching<br>State    | Ia  | Ιb   | Ic          | Switching<br>State    | Ia          | Ιb   | Ic   |
| (001)                 | 0   | 0    | 0           | (001)                 | 0           | 0    | 0    |
| (011)                 | 0   | -Idc | I <i>dc</i> | (101)                 | I <i>dc</i> | 0    | -Idc |
| (111)                 | Idc | -Idc | 0           | (111)                 | I <i>dc</i> | -Idc | 0    |

One leg of three-phase three-switch buck-type rectifier is driven by only one switch unlike the popular 2-level voltage source converter. This switch drives both positive current and negative current at ac side. Owing to this fact, a rectified reference current of positive amplitude, instead of bipolar sinusoidal reference, is compared with a unipolar triangular carrier at switching frequency in pulse width modulator. This PWM action is explained in Fig. 3 for the particular case of Sector 1 (Ia>Ic>Ib).In Fig. 3, for the sake of simplicity, the converter input currents are assumed to be in-phase with the corresponding filter capacitor voltages (Va>Vc>Vb) in Sector 1. In PWM action, the three modulating signals of Ia/Idc, Ib/Idc, and Ic/Idc are compared with a unipolar triangular waveform. The particular phase current whose amplitude is either largest or smallest among three phase current values is put under PWM action. For example, in Sector 1, the phase-a current (Ia) has the largest amplitude and the phase-b (Ib) has the smallest amplitude, i.e. Ia>Ic>Ib. Therefore, in Sector 1, both modulating signals of Ib/Idc are compared with a unipolar Ia/Idc and

triangle carrier waveform to generate pulse width modulated waveforms of Ia and Ib as shown in Fig. 3. The polarity of modulated waveforms of Ia and Ib are determined by the relative magnitude of capacitor voltages of corresponding phases, i.e. Va and Vb. For example, in Sector 1, the phase-a voltage (Va) has the larger amplitude than that of phase-b (Vb). Therefore, the phase-a current (Ia) has the positive amplitude while the phase-b current (Ib) has the negative amplitude as illustrated in Fig. 3.

In general, the switch of the phase whose amplitude of current reference is at median among three phase currents is kept turned on during the complete interval of that particular sector irrespective of PWM action, e.g. SW\_c in Sector 1. When all switches are turned on, i.e. Diode rectifier mode, the switch of median-phase does not carry the current since the current only flows through the switches of largest-phase and smallest-phase. On the other hand, when the switch of median-phase is turned on either with the switch of largest-phase or smallest-phase, the polarity of corresponding phase current is determined by the relative magnitude of capacitor voltages. For example, in Sector 1, when SW\_b and SW\_c are turned on, the phase-c current (Ic) has the positive amplitude while the phase-b current (Ib) has the negative amplitude as illustrated in Fig. 3. In the similar manner, when SW\_a and SW\_c are turned on, the phase-a current (Ia) has the positive amplitude while the phase-c current (Ic) has the negative amplitude. According to the PWM action as described in Fig. 3, a total of three possible switching states can be generated in each sector. These switching states and the polarity of corresponding phase currents are summarized in Table III under the particular operating condition of Sector 1.

As described in Fig. 3, the switch of largest-phase and smallest-phase are controlled by PWM action while the switch of median-phase is kept turned on. This modulation technique can still generate three phase currents of sinusoidal waveform because, as long as two phase currents out of three phase currents are modulated to generate the sinusoidal waveform, the remaining phase current naturally follows the sinusoidal waveform, i.e. Ia+Ib+Ic=0.

#### 4. Proposed modulation strategy

State-of-the-art solutions of the carrier-based PWM

| Sector S1-1                      |                                                                                                                                                               |           |             |             |          |                                            |                                                           |          |             |
|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------------|-------------|----------|--------------------------------------------|-----------------------------------------------------------|----------|-------------|
| Ia > Ic > Ib( Ib  >  Ia  >  Ic ) |                                                                                                                                                               |           |             |             |          |                                            |                                                           |          |             |
|                                  | Vc>Va>Vb Va>Vc>Vb Va>Vc>Vb                                                                                                                                    |           |             |             |          |                                            |                                                           |          | Vb          |
|                                  | 0° <leading angle<30°<="" td=""><td colspan="3">In-phase</td><td colspan="3">0°<lagging angle<30°<="" td=""></lagging></td></leading>                         |           | In-phase    |             |          | 0° <lagging angle<30°<="" td=""></lagging> |                                                           |          |             |
|                                  | Ia                                                                                                                                                            | Ib        | Ic          | Ia          | Ib       | Ic                                         | Ia                                                        | Ib       | Ic          |
| (110)                            | I <i>dc</i>                                                                                                                                                   | -Idc      | 0           | I <i>dc</i> | -Idc     | 0                                          | I <i>dc</i>                                               | -Idc     | 0           |
| (011)                            | 0                                                                                                                                                             | -Idc      | I <i>dc</i> | 0           | -Idc     | I <i>dc</i>                                | 0                                                         | -Idc     | I <i>dc</i> |
| (111)                            | 0                                                                                                                                                             | -Idc      | I <i>dc</i> | I <i>dc</i> | -Idc     | 0                                          | I <i>dc</i>                                               | -Idc     | 0           |
| Sector S1-2                      |                                                                                                                                                               |           |             |             |          |                                            |                                                           |          |             |
| Ia > Ic > Ib( Ia  >  Ib  >  Ic ) |                                                                                                                                                               |           |             |             |          |                                            |                                                           |          |             |
|                                  | Va>Vc>Vb                                                                                                                                                      |           |             | Va≥Vc≥Vb    |          |                                            | Va≥Vb≥Vc                                                  |          |             |
|                                  | 0° <lea< td=""><td>ding angl</td><td>e&lt;30°</td><td></td><td>In-phase</td><td></td><td>0°<lag< td=""><td>ging ang</td><td>le&lt;30°</td></lag<></td></lea<> | ding angl | e<30°       |             | In-phase |                                            | 0° <lag< td=""><td>ging ang</td><td>le&lt;30°</td></lag<> | ging ang | le<30°      |
|                                  | Ia                                                                                                                                                            | Ib        | Ic          | Ia          | Ib       | Ic                                         | Ia                                                        | Ib       | Ic          |
| (110)                            | I <i>dc</i>                                                                                                                                                   | -Idc      | 0           | I <i>dc</i> | -Idc     | 0                                          | I <i>dc</i>                                               | -Idc     | 0           |
| (101)                            | I <i>dc</i>                                                                                                                                                   | 0         | -Idc        | I <i>dc</i> | 0        | -Idc                                       | I <i>dc</i>                                               | 0        | -Idc        |
| (111)                            | I <i>dc</i>                                                                                                                                                   | -Idc      | 0           | Idc         | -Idc     | 0                                          | Idc                                                       | 0        | -Idc        |

TABLE IV PHASE CURRENT UNDER VARIOUS POWER FACTOR CONDITIONS IN SECTOR 1–1 AND SECTOR 1–2 WITH CONVENTIONAL METHOD

| TABLE V                                      |
|----------------------------------------------|
| PHASE CURRENT UNDER VARIOUS POWER FACTOR     |
| CONDITIONS IN SECTOR 1-1 AND SECTOR 1-2 WITH |
| PROPOSED METHOD                              |

| Sector SI-1<br>Ia>Ic>Ib( Ib > Ia > Ic ) |                                                                                                                                                                                                       |           |                      |             |          |                                                                                |                                                              |      |             |
|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------------------|-------------|----------|--------------------------------------------------------------------------------|--------------------------------------------------------------|------|-------------|
|                                         | Vc>Va>Vb<br>0° <leading angle<30°<="" td=""><td colspan="3">Va&gt;Vc&gt;Vb<br/>In-phase</td><td colspan="3">V<i>a&gt;</i>V<i>c&gt;</i>Vb<br/>0°<lagging angle<30°<="" td=""></lagging></td></leading> |           | Va>Vc>Vb<br>In-phase |             |          | V <i>a&gt;</i> V <i>c&gt;</i> Vb<br>0° <lagging angle<30°<="" td=""></lagging> |                                                              |      |             |
|                                         | Ia                                                                                                                                                                                                    | Ib        | Ic                   | Ia          | Ib       | Ic                                                                             | Ia                                                           | Ib   | Ic          |
| (110)                                   | I <i>dc</i>                                                                                                                                                                                           | -Idc      | 0                    | I <i>dc</i> | -Idc     | 0                                                                              | I <i>dc</i>                                                  | -Idc | 0           |
| (011)                                   | 0                                                                                                                                                                                                     | -Idc      | I <i>dc</i>          | 0           | -Idc     | I <i>dc</i>                                                                    | 0                                                            | -Idc | I <i>dc</i> |
| (110)                                   | I <i>dc</i>                                                                                                                                                                                           | -Idc      | 0                    | Idc         | -Idc     | 0                                                                              | I <i>dc</i>                                                  | -Idc | 0           |
|                                         | Sector S1-2<br>Ia>Ic>Ib( Ia > Ib > Ic )                                                                                                                                                               |           |                      |             |          |                                                                                |                                                              |      |             |
|                                         | Va>Vc>Vb                                                                                                                                                                                              |           |                      | Va≥Vc≥Vb    |          |                                                                                | Va≥Vb≥Vc                                                     |      |             |
|                                         | 0° <lea< td=""><td>ding angl</td><td>e&lt;30°</td><td></td><td colspan="2">In-phase</td><td colspan="2">0°<lagging angle<30°<="" td=""><td>le&lt;30°</td></lagging></td></lea<>                       | ding angl | e<30°                |             | In-phase |                                                                                | 0° <lagging angle<30°<="" td=""><td>le&lt;30°</td></lagging> |      | le<30°      |
|                                         | Ia                                                                                                                                                                                                    | Ib        | Ic                   | Ia          | Ib       | Ic                                                                             | Ia                                                           | Ib   | Ic          |
| (110)                                   | I <i>dc</i>                                                                                                                                                                                           | -Idc      | 0                    | Idc         | -Idc     | 0                                                                              | I <i>dc</i>                                                  | -Idc | 0           |
| (101)                                   | I <i>dc</i>                                                                                                                                                                                           | 0         | -Idc                 | I <i>dc</i> | 0        | -Idc                                                                           | I <i>dc</i>                                                  | 0    | -Idc        |
| (110)                                   | I <i>dc</i>                                                                                                                                                                                           | -Idc      | 0                    | Idc         | -Idc     | 0                                                                              | I <i>dc</i>                                                  | -Idc | 0           |

for three-phase three-switch buck type rectifier usually maintain turn-on state for the switch of the phase whose current reference amplitude is at median among three phases as explained in Fig. 3. For example, In Sector 1, the switch of phase-c, SW<sub>c</sub>, is kept turn-on as described in Table III. This modulation scheme causes a trouble when the angle of converter current departs from that of filter capacitor phase voltage. This problem is described in Table IV. In general, the three-phase three-switch buck type rectifier operates as a current source type converter. Therefore, the switches are modulated to generate the reference current signals of sinusoidal waveform. In other words, the modulated current waveforms should be determined by the reference current signals independent of the relative magnitude of filter capacitor phase voltages. In Sector 1-1 under the in-phase condition, the three possible active switching states generate correct pattern of converter input current as same as those in Table III. This pattern of converter input current is correctly maintained as long as the phase angle difference between the converter input current and filter capacitor voltage is less than 30 (lagging). However, as the phase angle difference departs from zero to leading side, the pattern of converter input current

especially under the diode rectifier mode (111) is altered from that of in-phase condition as shown in Table IV. This incorrect pattern of modulated converter input current under the condition of leading angle would lead to the distortion of converter input current.

An advanced modulation scheme and its simple digital implementation method is proposed in order to prevent the converter input current distortion due to diode rectifier mode having the switching state of (111). This is made possible by replacing the switching state of (111) by its equivalent active switching state depending on the operating sector. For example, under the operation in Sector 1, instead of diode rectifier mode (111), the active switching state of (110) is selected. This active switching state (110) generates the effectively same path of current flowing thus resulting in the same modulated input current pattern as shown in Table V. Table V describes this replacement of diode rectifier mode by the corresponding active switching state in the case of Sector 1. This replacement of diode rectifier mode makes it possible that the current path is less affected by the transition of voltage phase conditions. The same criteria are applied at the other sectors.

In this paper, the advanced modulation scheme



Fig. 4. Proposed modulation block.



Fig. 5. Operating waveforms at the particular locations in the proposed modulator in Fig. 4 (a) gate output signal of phase-a and its local average waveform of conventional method, (b) output signal from diode rectifier mode eliminator, (c) logic signal of phase-a displaying the median-phase mode for phase-a, (d) output signal from diode rectifier mode eliminator sampled at the median-phase mode for phase-a, (e) inverse signal of (d), (f) final gate output signal of phase-a of proposed modulator and its local average waveform.

without diode rectifier mode is newly implemented in Carrier Based PWM. The practical implementation of this CBPWM scheme using digital logic gates is presented in Fig. 4. The key waveforms at the particular locations in the modulator gate block are illustrated in Fig. 5. In Fig. 4, *Switching Signal Generator* is the basic modulator function block in which a modulating rectified sine wave of current

reference is compared with a unipolar triangular carrier waveform. The output waveform of Switching Signal Generator function block for phase-a at the node of (a) in Fig. 4 is shown in Fig. 5-(a). This waveform corresponds to that of conventional modulation scheme using diode rectifier mode. As described in the previous sections, this gate signal has diode rectifier mode problem under out-of-phase condition. The function block of Diode Rectifier Mode *Eliminator* finds the switching state of (111) using the logic gate of AND (1). This AND (1) is a logical product function of conventional gate signals. Therefore, the output of logic gate AND ① becomes high when the gate signals belong to the switching state of (111). The output signal from *Diode Rectifier* Mode Eliminator function block at the node of (b) in Fig. 4 is shown in Fig. 5-(b). The logic signal shown in Fig. 5-(c) represents the median-phase mode for phase-a, i.e. the output state becomes high when the amplitude of phase-a reference current (Ia) is at median among three-phase reference currents (Ia, Ib, Ic). The output of logic gate AND ② corresponds to the logical product of waveforms of Fig. 5-(b) and Fig. 5-(c). In other words, this signal represents the output of diode rectifier mode eliminator block sampled during the median-phase mode for phase-a. The waveform of logic gate AND 2 output is displayed in Fig. 5-(d). The inverted logic signal of Fig. 5-(d) is shown in Fig. 5-(e). This waveform corresponds to the node of (e) in Fig. 4. Finally, the waveforms of Fig. 5-(a) and Fig. 5-(e) are logically multiplied to each other and the result is illustrated in Fig. 5-(f). This final waveform corresponds to the gate output signal of phase-a at the node of (f) in Fig. 4, i.e. the output of AND ③. It is noted that this final gate output signal is different from that of gate output signal from the conventional modulation scheme, i.e. Fig. 5-(a), only during median-phase mode. During median-phase mode, instead of turning on the switch of the corresponding phase as done in the conventional modulation, the switch is turned off under the switching state (111) of diode rectifier mode. The local average waveform of the final gate output signal is also given along with its gate output signal in Fig. 5-(f). This local average waveform confirms the fact that during median-phase mode the gate output signal is sinusoidally modulated instead of being put on-state.

 TABLE VI

 SPECIFICATIONS OF CHARGING SYSTEM

| Parameters                                    | Value              |
|-----------------------------------------------|--------------------|
| Rated power(Prated)                           | 60kW               |
| Rated line voltage(V <sub>llrated</sub> )     | 380V               |
| Rated ac input current (I <sub>rated</sub> )  | 117A               |
| Frequency(f <sub>in</sub> )                   | 60Hz               |
| Converter switching frequency( $f_{sw}$ )     | 10kHz              |
| Transformer leakage inductance( $L_{trans}$ ) | 73.69uH (0.067 pu) |
| Filter inductance(L <sub>filter</sub> )       | 449uH (0.4 pu)     |
| Filter capacitance(C <sub>filter</sub> )      | 63.48uF (0.1 pu)   |
| Filter resistance(R <sub>damp</sub> )         | 24.05Ω (5.74 pu)   |

#### 5. Simulation Results

The proposed modulation block has been simulated using Matlab Simulink and PLECS. The simulation conditions are summarized in TABLE VI. Diode Rectifier Mode Eliminator is also modeled by PLECS.

Figure 6 and 7 describe waveforms of conventional modulation method. In Fig. 6-(a), it shows the gate signal of active switch  $(SW_a)$  in phase-a leg. It clearly indicates the region of Ma being equal to 1.0. This region corresponds to the mode during which the amplitude of phase-a reference current becomes the median value among references of three-phase currents (Ia, Ib, Ic). Figure 6-(b), (c) and (d) are converter input current waveforms under the different phase angle conditions, i.e. in-phase, 30 degree leading, 30 degree lagging. For the convenience of reading the fundamental component of chopped converter input current, its local average waveform is presented in Fig. 7 along with the actual waveform of filter capacitor voltage. The three different phase angle conditions are clearly visible in Fig. 7. The conventional modulation method exhibits a sinusoidal waveform when the converter input current is in-phase with the capacitor voltage. But when the converter input current operates under out-of-phase condition, current distortion occurs at the boundary of voltage sectors. This current distortion is noted in Fig. 7-(c) and (d).

Figure 8 and 9 illustrate the waveforms generated by the proposed modulation scheme. The waveform of phase-a gate signal shown in Fig. 8-(a) demonstrates



Fig. 6. Gate signal and converter input current (Ia) waveforms of phase-a using conventional modulation (a) gate signal, (b) converter input current (Ia) under in-phase condition, (c) converter input current (Ia) under 30 degree leading angle, (d) converter input current (Ia) under 30 degree lagging angle.

the fact that the diode rectifier mode with the switching state of (111) is fully eliminated as compared to the conventional method. The waveform of converter input current is similar to that of conventional method when the current is in-phase with the capacitor voltage as shown in Fig. 8–(b). Under the condition of phase angle difference between the converter input current and capacitor voltage, the distortion of converter input current due to the anomaly of conventional modulation method in diode rectifier mode is mitigated in the proposed modulation scheme. This improved performance of proposed



Fig. 7. Local average waveforms of phase-*a* converter input current (I*a*) and exact waveforms of filter capacitor voltage (V*a*) using conventional modulation (a) gate signal, (b) under in-phase condition, (c) under 30 degree leading angle, (d) under 30 degree lagging angle.

method is clearly visible in Fig. 9-(c) and (d) as compared to those of Fig. 7-(c) and (d).

Figure 10 presents the waveforms of capacitor ripple current  $(Icf_abc)$  under three different phase angle conditions; in-phase, 30 degree leading, and 30 degree lagging in case of the conventional modulation scheme. In the similar manner, the waveforms of capacitor ripple current for the case of proposed modulation scheme are given in Fig. 11. As noted in the waveforms of converter input current, the capacitor ripple currents also exhibit the fact that the proposed modulation scheme successfully mitigates the



Fig. 8. Gate signal and converter input current (I*a*) waveforms of phase–*a* using proposed modulation (a) gate signal, (b) converter input current (I*a*) under in–phase condition, (c) converter input current (I*a*) under 30 degree leading angle, (d) converter input current (I*a*) under 30 degree lagging angle.

current distortion under the out-of-phase conditions. This reduction of harmonic distortion in capacitor ripple current has a positive influence on the life cycle of filter capacitor which is one of critical components in current source converters.

The waveforms of grid input currents  $(Ig\_abc)$  are described in Fig. 12 and 13 for the cases of conventional modulation and proposed modulation scheme, respectively. Under the phase angle difference of 30 degree leading, the grid input currents become quite distorted with THD of 47.5%. Also, under the phase angle difference of 30 degree lagging, the THD



Fig. 9. Local average waveforms of phase-*a* converter input current (I*a*) and exact waveforms of filter capacitor voltage (V*a*) using proposed modulation (a) gate signal, (b) under in-phase condition, (c) under 30 degree leading angle, (d) under 30 degree lagging angle.

of grid input currents is deteriorated to 50.1%. The proposed modulation scheme mitigates this current distortion problem leading to better THD. By employing the proposed modulation scheme, THD of grid input current is improved to reach the level of 4.9% and 4.8% under the phase angle difference of 30 degree leading and 30 degree lagging, respectively. That is shown in Table VII.

Figure 14 and 15 show the Fourier spectrum of grid input current. In Fig. 14, the conventional modulation method contains 5th, 7th, 11th, 13th, and higher odd-order harmonics under out-of-phase



Fig. 10. Waveforms of capacitor ripple current of phase-a (Icf a) using conventional modulation (a) under in-phase condition, (b) under 30 degree leading condition, (c) under 30 degree lagging condition.



Fig. 11. Waveforms of capacitor ripple current of phase-a (*Icf\_a*) using proposed modulation (a) under in-phase condition, (b) under 30 degree leading condition, (c) under 30 degree lagging condition.



Fig. 12. Waveforms of three-phase grid input current  $(Ig\_abc)$  using conventional modulation (a) under in-phase condition, THD=4.3%, (b) under 30 degree leading condition, THD=47.5%, (c) under 30 degree lagging condition, THD=50.1%.



Fig. 13. Waveforms of three-phase grid input current  $(Ig\_abc)$  using proposed modulation (a) under in-phase condition, THD=4.8%, (b) under 30 degree leading condition, THD=4.9%, (c) under 30 degree lagging condition, THD=4.8%.



Fig. 14. Fourier spectrum of grid input current  $(Ig\_abc)$  using conventional modulation (a) under in-phase condition, (b) under 30 degree leading condition, (c) under 30 degree lagging condition.

 TABLE VII

 SPECIFICATIONS OF CHARGING SYSTEM

|                                | Grid current THD -<br>Conventional modulation | Grid current THD -<br>Proposed modulation |
|--------------------------------|-----------------------------------------------|-------------------------------------------|
| In-phase<br>condition          | 4.3%                                          | 4.8%                                      |
| 30 degree<br>leading condition | 47.5%                                         | 4.9%                                      |
| 30 degree<br>lagging condition | 50.1%                                         | 4.8%                                      |

conditions. But proposed modulation method has smaller harmonics resulting in ac grid currents of better quality than conventional modulation method even under the condition of out-of-phase angle.

As a result, the proposed modulation scheme along with the digital logic circuit implementation eliminating diode rectifier mode from the conventional modulation scheme is successfully verified through



Fig. 15. Fourier spectrum of grid input current  $(Ig\_abc)$  using proposed modulation (a) under in-phase condition, (b) under 30 degree leading condition, (c) under 30 degree lagging condition.

these simulation results. Experimental verification is under progress and the result will be reported in future publications.

#### 6. Conclusion

The three-phase three-switch buck-type rectifier has become one of many feasible converter topologies suitable for EV charging systems due to its low cost and simple structure in addition to the generic feature of voltage step-down. The major challenge of this topology lies in the fact that, due to the current source structure, the modulation is not straightforward as in most of voltage source type converters. Conventional modulation schemes suffer from the fact, in the existence of phase angle difference between the converter input current and capacitor voltage, the switching states experience anomalv due to uncontrolled diode rectifier mode. The proposed modulation scheme solves this disadvantage of conventional modulation scheme during the transition

of voltage sector by eliminating diode rectifier mode and replace with equivalent active switching vector depending on the voltage phase conditions under transition. The proposed modulation scheme is implemented as carrier based PWM using simple logic gates. The proposed method is confirmed through simulation verification. The distortion of input current observed in the case of conventional modulation schemes is successfully mitigated in the proposed scheme. As a result, the proposed modulation technique and its implementation scheme can expand the operation range of the three-phase three-switch buck-type rectifier having ac input and capacitor ripple current of high quality.

This work was supported by the National Research Foundation of Korea (NRF) grant funded by the Korea government (MSIP) (No. 2010-0028509) & (No. 2014R1A2A1A11053678).

#### References

- [1] C. Oh, D. Kim, D. Woo, W. Sung, Y. Kim, and B. Lee, "A high-efficient non-isolated single-stage on-board battery charger for electric vehicles," IEEE Trans. Power Electronics, Vol. 28, No. 12, pp. 5746-5757, Dec. 2013.
- [2] N. Machiels, N. Leemput, F. Geth, J. Van Roy, J. Buscher, and J. Driesen, "Design criteria for electric vehicle fast charge infrastructure based on flemish mobility behavior," IEEE Trans. Smart Grid, Vol. 5, No. 1, pp. 320-327, Jan. 2014.
- [3] M. Salo, "A three-switch current-source PWM rectifier with active filter function," Power Electronics Specialists Conference, 2005. PESC '05. IEEE 36th, pp. 2230-2236, June 2005.
- [4] S. Kelkar and C. P. Henze, "A high performance three-phase unity power factor rectifier using interleaved buck-derived topology for high power battery charging applications," Electronics Specialists Conference, IEEE 32nd Annual, Vol. 2, No. 3, pp. 1013-1018, Jun. 2001.
- [5] T. NussBaumer and J. W. Kolar, "Improving mains current quality for three-phase three-switch buck-type PWM rectifiers," IEEE Trans. Power Electronics, Vol. 21, No. 4, pp. 967-973, Jul. 2006.

- [6] O. Dordevic, M. Jones, and E. Levi, "A comparison of carrier-based and space vector PWM techniques for three-level five-phase voltage source inverters." IEEE Trans. Industrial Informatics, Vol. 9, No. 2, pp. 609-619, May 2013.
- [7] T. NussBaumer, M. Baumann, and J. W. Kolar, "Comprehensive design of a three-phase three-switch buck-type PWM rectifier," IEEE Trans. Power Electronics, Vol. 22, No. 2, pp. 551-562, Mar. 2007.
- [8] G. Ivensky and S. Ben-Yaakov, "A novel three-phase rectifier with reduced THD," Power Electronics Specialists Conference, IEEE 32nd Annual, Vol. 2, pp. 672-677, Jun. 2001.
- [9] N. Noroozi, M. R. Zolghadri, and M. Ferdowsi, "A soft switching three-phase three-switch buck rectifier," IECON - 36th Annual Conference on IEEE Industrial Electronics Society, pp. 321-326, Nov. 2010.
- [10] M. Baumann and J. W. Kolar, "Parallel connection of two three-phase three-switch buck-type unity-powerfactor rectifier systems with DC-link current balancing," IEEE Trans. Industrial Electronics, Vol. 54, No. 6, pp. 3042-3053, Dec. 2007.
- [11] M. Baumann and J. W. Kolar, "A novel control concept for reliable operation of a three-phase three-switch buck-type unity-power-factor rectifier with integrated boost output stage under heavily unbalanced mains condition," IEEE Trans. Industrial Electronics, Vol. 52, No. 2, pp. 399-409, Apr. 2005.
- [12] T. NussBaumer and C. P. Henze, "Advanced modulation scheme for three-phase three-switch buck-type PWM rectifier preventing mains current distortion originating from sliding input filter capacitor voltage intersections," Power Electronics Specialists Conference, IEEE 34th Annual, Vol. 3, pp. 1086-1091, Jun. 2003.



Beomseok Chae was born in Korea, in 1985. He received his B.S. in Electrical Engineering from Chonbuk National University, Jeonju, Korea, in 2013, where he is currently working toward his M.S. in Electrical Engineering. His current research

interests include the EV charger systems and power conversion system topologies.



Taewon Kang received the B.Sc. and M.Sc. degrees in electrical engineering from Chonbuk National University, Jeonju, Korea, in 2010 and 2013, respectively. Currently, he is working toward the Ph.D. degree in Chonbuk National Unversity. His research interests include PEBB, DC-DC converter, EV and traction

charging system.



Tahyun Kang was born is Gunsan, Korea, in 1982. He received his B.S. in Electrical Engineering from Chonbuk National University, Jeonju, Korea, in 2013, where he is currently working toward his M.S. in Electrical Engineering. His current research interests include the power

conversion system of high power for renewable energy sources and medium electric drive system.



Yongsug Suh was born in Seoul, Korea. He received his B.S. and M.S. in Electrical Engineering from Yonsei University, Seoul, Korea, in 1991 and 1993, respectively, and his Ph.D. in Electrical Engineering from the University of

Wisconsin, Madison, WI, USA, in 2004. From 1993 to 1998, he was an Application Engineer in the Power Semiconductor Division of Samsung Electronics Co. From 2004 to 2008, he was a Senior Engineer in the Power Electronics and Medium Voltage Drives Division of ABB, Turgi, Switzerland. Since 2008, he has been with the Department of Electrical Engineering, Chonbuk National University, Jeonju, Korea, where he is currently an Associate Professor. His current research interests include the power conversion systems of high power for renewable energy sources and medium voltage electric drive systems.