# Crystallization and Characterization of GeSn Deposited on Si with Ge Buffer Layer by Low-temperature Sputter Epitaxy

Jeongmin Lee<sup>1</sup>, Il Hwan Cho<sup>2</sup>, Dongsun Seo<sup>2</sup>, Seongjae Cho<sup>1,3,\*</sup>, and Byung-Gook Park<sup>4</sup>

Abstract-Recently, GeSn is drawing great deal of interests as one of the candidates for group-IV-driven optical interconnect for integration with the Si complementary metal-oxide-semiconductor (CMOS) owing to its pseudo-direct band structure and high electron and hole mobilities. However, the large lattice mismatch between GeSn and Si as well as the Sn segregation have been considered to be issues in preparing GeSn on Si. In this work, we deposit the GeSn films on Si by DC magnetron sputtering at a low temperature of 250°C and characterize the thin films. To reduce the stresses by GeSn onto Si, Ge buffer deposited under different processing conditions were inserted between Si and GeSn. As the result, polycrystalline GeSn domains with Sn atomic fraction of 6.51% on Si were successfully obtained and it has been demonstrated that the Ge buffer layer deposited at a higher sputtering power can relax the stress induced by the large lattice mismatch between Si substrate and GeSn thin films.

*Index Terms*—GeSn, group IV, optical interconnect, Si CMOS, Sn segregation, DC magnetron sputtering, low temperature, polycrystalline GeSn

<sup>2</sup>Department of Electronic Engineering, Myongji University

E-mail : felixcho@gachon.ac.kr

### I. INTRODUCTION

In recent days, near-infrared (NIR) Si photonics is gaining great deal of attention for on-chip optical interconnect as one of the promising solutions for overcoming the issues of conventional metallic interconnection in the very-large-scale-integration (VLSI) systems including tremendous heat dissipation and RC delay dominating the degradation of integrated circuit (IC) performances [1-3]. For realizing the optical interconnect components integrated with Si complementary metal-oxide-semiconductor (CMOS) circuitry, Ge-on-Si platform has been widely studied [4-6], owing to high Si compatibility, high electron and hole mobilities, and pseudo-direct energy-band structure of Ge where the global and local conduction band minima are located at the  $\Gamma$ - and L-valleys, respectively. The energy bandgap  $(E_{\rm G})$  of Ge is reduced by incorporation of Sn and Ge turns into a direct-bandgap semiconductor material at Sn content of near 8% [7-9]. Incorporation of Sn into Ge improves both electron and hole mobilities in the GeSn alloy and increases radiative recombination probability. For these reasons, introducing Sn into the Ge matrix substantially enhances the electrical and optical properties of Ge and provides GeSn with the virtuous features as base materials for high-speed high-efficiency passive and active devices in the Si electronics-photonics integrated system. However, Sn segregation has been widely observed during the post-deposition heat treatment regardless of processing tools such as chemical vapor deposition (CVD), molecular beam epitaxy (MBE), and evaporation [10-13]. The undesirable Sn segregation

Manuscript received Jun. 8, 2016; accepted Aug. 28, 2016

<sup>&</sup>lt;sup>1</sup>Graduate School of IT Convergence Engineering, Gachon University,

<sup>&</sup>lt;sup>3</sup>Department of Electronics Engineering, Gachon University

<sup>&</sup>lt;sup>4</sup> Department of Electrical Engineering and Computer Science, Seoul National University.



**Fig. 1.** Schematics of the prepared GeSn films (a) Sample 1: GeSn directly on Si without Ge buffer. GeSn-on-Si samples with Ge buffers prepared at (b) 30-W (Sample 2), (c) 500-W (Sample 3) DC sputtering powers.

leading to a non-uniform vertical distribution of Sn atoms across the GeSn layer is fundamentally caused by the low equilibrium solid solubility of Sn in Ge below 1 atomic % (at. %), which demands on better methods for stable crystallization of the GeSn thin films [14].

In this work, GeSn is deposited on Si substrate by DC magnetron sputtering with low enough thermal budget for obtaining crystallinity of GeSn on Si having the Sn segregation effectively suppressed. The processed samples are closely investigated by various analysis tools in cooperation for confirming the crystallinity and the atomic distribution in the prepared GeSn layers.

## **II. EXPERIMENTS**

*p*-type Si (111) substrates were prepared by the standard cleaning including the native oxide removal by diluted hydrofluoric (DHF) acid. A 4-inch Ge target of 5N (99.999%) purity and a 4-inch GeSn target of 4N (99.99%) purity with Sn fraction of 12% were prepared for sputtering. A 300-nm-thick Ge buffer layer was deposited on the Si substrate to relax the lattice mismatch between Si and GeSn at DC powers of 30 W and 500 W. The base vacuum was  $9.0 \times 10^{-6}$  Torr, the Ar flow rate was 30 sccm, the actual process pressure was 10 mTorr, and the temperature of chamber heater was maintained to be 250°C in performing the sputtering process.

After the two types of Ge buffer layers were deposited, 300-nm-thick GeSn layers were deposited on the samples at DC power of 500 W. Also, for the comparison sample, GeSn layer with the thickness of 300 nm was directly deposited on the Si substrate without a Ge buffer. Fig. 1(a) through (c) schematically shows the prepared samples. The samples were analyzed by various tools for evaluating the atomic compositions and crystallinity: Xray spectroscopy (XPS), X-ray diffraction (XRD), scanning electron microscopy (SEM), transmission electron microscopy (TEM), and electron diffraction



**Fig. 2.** Depth profiling of the GeSn thin film on the Si (111) substrate obtained by an XPS.

patterns (EDPs).

### **III. RESULTS AND DISCUSSION**

Fig. 2 shows the XPS depth profiling results from the GeSn thin film deposited on Si. Sn fraction was measured to be 6.51 at. % on average. The atomic weights of Ge and Sn are 72.630 g/mol and 118.710 g/mol, respectively, and Sn is 1.6 times heavier than Ge. Therefore, the number of Sn atoms which were sputtered from the thin film surface by the Ar ion bombardment and reached the Si substrate was lower than that of Ge [15-17]. Consequently, the Sn fraction at the final sample is lower than that of the original GeSn target.

However, the XPS depth profiles also reveal that Sn fraction near the surface is 3% higher than that in the bulk region. When Ge and Sn atoms are sputtered from the target, Ge atoms tend to be stabilized and settle in the film more quickly than Sn atom. This result is due to the fact that the surface energy of Sn (685 ergs/cm<sup>2</sup>) is smaller than that of Ge  $(1,060 \text{ ergs/cm}^2)$ . Consequently, GeSn film has a relatively high Sn fraction ratio at the surface [18, 19]. Fig. 3 shows the XRD results obtained from Sample 1 through 3. Peaks from (111) GeSn were clearly observed from Sample 1 and Sample 2. However, there was no distinct peak from GeSn on Sample 3 where the Ge buffer layer was deposited by sputtering at a low DC power. By comparing Samples 2 and 3, it is concluded that densely prepared Ge layer substantially helps the crystallization of GeSn on top of Ge. Also, it is notable that partial crystallization of GeSn can be obtained even directly on Si by low-temperature



Fig. 3. XRD patters of the GeSn samples 1 through 3.

 Table 1. Diffraction peak location, FWHM, and grain size converted from the experimented samples.

| Underlying Layer | GeSn<br>(111)<br>2θ [°] | FWHM<br>[°] | Grain Size<br>[nm] |
|------------------|-------------------------|-------------|--------------------|
| Si (111)         | 25.66                   | 0.12        | 67.87              |
| Ge<br>(500W)     | 25.62                   | 0.18        | 45.24              |
| Ge<br>(30 W)     | -                       | -           | -                  |

sputtering without a subsequent annealing process. Although the perfect crystalline GeSn lattices are not easily obtainable from the approach through annealingfree processing in this work and it is not suitable to implementing the light source, the poly-GeSn can be still adopted for passive optical devices such as photodetector, modulator, and resonator and for electron devices in the on-chip integrated CMOS part where the perfect crystallinity is not essentially required.

Table 1 summarizes peak locations, full-width half maximum (FWHM) values, and grain sizes obtained from the samples. The largest grain size of GeSn was observed from Sample 1. It is considered that the difference in grain size attributes to planarity of the underlying layer. In a previous report about deposition of Ge on Si by sputtering, the roughness of Ge film on top of Si decreases as the sputtering power increases. This is because higher sputtering power gives Ge atoms higher energy sufficient to move to the geometrically concave regions, which eventually helps the construction of a flat Ge film. Thus, Sample 2 with the Ge buffer layer deposited by the high DC power of 500 W has smoother surface than Sample 3 with a buffer sputtered at DC power of 30 W. Further, the perfectly flat Si surface



**Fig. 4.** SEM (left) and TEM (right) images showing the crosssectional view and the poly-GeSn domains, respectively, from Sample 2.



Fig. 5. EPDs of the GeSn films of Sample 2.

without buffer (Sample 1) will provide more room to form the larger poly-GeSn grains. The Ge buffer layer deposited at 500-W DC magnetron power gives a higher degree of tensile strain to GeSn compared with the Ge buffer prepared by 30-W power [20], which in turn reveals that the densely deposited Ge relaxes the GeSn compressively strained by Si more effectively.

Fig. 4 shows the high-resolution transmission electron microscopy (HR-TEM) image obtained from Sample 2 along with the scanning electron microscopy (SEM) image. From the figures, it can be found that Ge (111) has been grown on Si with very fine granularity. The interface between Ge and Si appears to be distinguishable. Since the processing temperature was designed to be as low as 250°C and there was no preceded post-deposition annealing (PDA), it was rather hard to conclude that Ge was epitaxially grown on Si. However, the Ge and GeSn layers do not show a distinct interface and the GeSn layer has been smoothly grown

on Ge with a small lattice mismatch. Further, the HR-TEM image demonstrates that the GeSn layer on top has definite polycrystalline domains. Fig. 5 shows the electron diffraction patterns (EDPs) of Sample 2. Although the periodic dots are not traced due to rather weak crystallinity, the coaxially patterned bright rings are clearly observed and they are the preliminary proof for the existence of polycrystalline domains.

## **IV. CONCLUSION**

In this work, GeSn films were deposited on the Si substrate by using DC magnetron sputtering method. Polycrystalline GeSn thin films with a Sn fraction of 6.51% have been successfully obtained. The only process control variable was the DC sputtering power and there was no subsequent heat treatment, which was intended for designing an extremely low-thermal-budget processing with highly effective suppression of Sn segregation. GeSn grain size was affected by the surface planarity of the underlying layer and high-powerdeposited Ge buffer had an effect of enlarging the grains. Furthermore, even without a buffer layer, poly-GeSn domains were obtained on the Si substrate. It is expected that DC magnetron sputtering under the optimal power condition will be a plausible processing technique with high cost-effectiveness for preparing the GeSn-on-Si platform toward integration of electronics and photonics.

#### ACKNOWLEDGMENTS

This work was supported by the National Research Foundation of Korea (NRF) funded by the Korean Ministry of Science, ICT and Future Planning (MSIP) (Grant No. NRF-2014R1A1A1003644), and partly supported by the ICT R&D program of MSIP/IITP, Republic of Korea (B0101-15-1347) and by the Center for Integrated Smart Sensors funded by the Korean Ministry of Education, Science and Technology as Global Frontier Project (Grant No. CISS-2012M3A6A6 054186).

## REFERENCES

[1] W. V. Heddeghem, S. Lambert, B. Lannoo, D. Colle, M. Pickavet, and P. Demeester, "Trends in

worldwide ICT electricity consumption from 2007 to 2012," *Comput. Commun.*, vol. 50, no. 1, pp. 64-76, Sep. 2014.

- [2] J. Liu, R. Camacho-Aguilera, J. T. Bessette, X. Sun, X. Wang, Y. Cai, L. C. Kimerling, and J. Michel, "Ge-on-Si optoelectronics", *Thin Solid Films*, vol. 520, no. 8, pp. 3354-3360, Feb. 2012.
- [3] L. C. Kimerling. (2011, Jan. 21), Microphotonics: The Next Platform for the Information Age [online]. Available at http://ilp.mit.edu/media/conferences/ 2011-japan/Kimerling.pdf.
- [4] J. Liu, "Monolithically integrated Ge-on-Si active photonics," *Photonics*, vol. 1, no. 3, pp. 162-197, May 2014.
- [5] X. Wang, H. Li, R. Camacho-Aguilera, Y. Cai, L. C. Kimerling, J. Michel, and J. Liu, "Infrared absorption of n-type tensile-strained Ge-on-Si," *Opt. Lett.*, vol. 38, no. 5, pp. 652-654, Feb. 2013.
- [6] J. Michel, R. E. Camacho-Aguilera, Y. Cai, N. Patel, J. T. Bessette, M. Romagnoli, R. Dutt, and L. Kimerling, "An electrically pumped Ge-on-Si laser," *National Fiber Optics Engineers Conference* 2012, pp. PDP5A.6, Los Angeles, CA, Mar. 2012.
- J. S. Harris, R. Chen, H. Lin, Y. Huo, E. Fei, S Paik,
   S. Cho and T. Kamins, "MBE growth of GeSn and SiGeSn heterojunctions for photonic devices," *ECS Trans.*, vol. 50, no. 9, pp. 601-605, Oct. 2012.
- [8] R. Chen, H. Lin, Y. Huo, C. Hitzman, T. I. Kamins, and J. S. Harris, "Increased photoluminescence of strain-reduced, high-Sn composition Ge1-xSnx alloys grown by molecular beam epitaxy," *Appl. Phys. Lett.*, vol. 99, no. 18, pp. 181125-1-181125-3, Oct. 2011.
- [9] Y. Cho, O. Rubel, and S. Cho, "First-principle study of GeSn alloys for electrical and optical characterization," *Proc. The 23rd Korean Conference on Semiconductors (KCS)*, WG1-F-3, Gangwon-do, Korea, Feb. 22 - 24.
- [10] S. Wirths, R. Geiger, N. von den Driesch, G. Mussler, T. Stoica, S. Mantl, Z. Ikonic, M. Luysberg, S. Chiussi, J. M. Hartmann, H. Sigg, J. Faist, D. Buca, and D. Grützmacher, "Lasing in direct-bandgap GeSn alloy grown on Si," *Nat. Photonics*, vol. 9, no. 2, pp. 88-92, Feb. 2015.
- [11] A. Gassenq, F. Gencarelli, J. V. Campenhout, Y. Shimura, R. Loo, G. Narcy, B. Vincent, and G. Roelkens, "GeSn/Ge heterostructure short-wave

infrared photodetectors on silicon," *Opt. Express*, vol. 20, no. 25, pp. 27297-27303, Nov. 2012.

- [12] M. Oehme, M. Schmid, M. Kaschel, M. Gollhofer, D. Widmann, E. Kasper and J. Schulze, "GeSn p-in detectors integrated on Si with up to 4 % Sn," *Appl. Phys. Lett.*, vol. 101, no. 14, pp. 141110-1-141110-4, Oct. 2012.
- [13] M. Kim, M. Schmid, M. Kaschel, M. Gollhofer, D. Widmann, E. Kasper, and J. Schulze, "Polycrystalline GeSn thin films on Si formed by alloy evaporation," *Appl. Phys. Express*, vol. 8, no. 6, pp. 061301-1-061304, May 2015.
- [14] R. W. Olesinski and G. J. Abbaschian, "The Ge-Sn (Germanium-Tin) system," *Bulletin of Alloy Phase Diagrams*, vol. 5, no. 3, pp. 265-271, Jun. 1984.
- [15] J. Meija, T. B. Coplen, M. Berglund, W. A. Brand, P. De Bièvre, M. Gröning, N. E. Holden, J. Irrgeher, R. D. Loss, T. Walczyk, and T. Prohaska, "Atomic weights of the elements 2013 (IUPAC Technical Report)," *Pure and Applied Chemistry*, vol. 88, no. 1-2, pp. 1-27, Feb. 2016.
- [16] J.-X. Wang, S. J. Kwon, and E. S. Cho, "Laser ablation of amorphous indium gallium zinc oxide films deposited by different RF power," *Microelectronic Engineering*, vol. 95, no. 5, pp. 107-111, Jul. 2012.
- [17] T. Tsukamoto, N. Hirose, A. Kasamatsu, T. Mimura, T. Matsui, and Y. Suda, "Formation of GeSn layers on Si (001) substrates at high growth temperature and high deposition rate by sputter epitaxy method," *J. Mater. Sci.*, vol. 50, no. 12, pp. 4366-4370, Jun. 2015.
- [18] R. H. Marchessault and Christen Skaar, "Surface characteristics of wood and cellulose," in Surface and coatings related to paper and wood: A Symposium [held at] College of Forestry at Syracuse University, 1st ed. New York, Syracuse Univ. Press, 1967, Chap. 13, pp. 402.
- [19] R. J. Jaccodine, "Surface energy of germanium and silicon," *J. Electrochem. Soc.*, vol. 110, no. 6, pp. 524-527, Jun. 1963.
- [20] T. Tsukamoto, N. Hirose, A. Kasamatsu, T. Mimura, T. Matsui, Y. Suda, "Control of surface flatness of Ge layers directly grown on Si (001) substrates by DC sputter epitaxy method," *Thin Solid Films*, vol. 592, no. A, pp. 34-38, Oct. 2015.



Jeongmin Lee received the B.S. and M.S. degrees in electronics engineering from Gachon University, Seongnam, Korea, in 2012 and 2014, respectively, where he completed coursework for the Ph.D. degree. His research interests include Si-compatible group-IV alloys,

Ge photonic devices, and sensor technologies. He is a Student Member of the Institute of Electronics and Information Engineers (IEIE).



II Hwan Cho was born in Anyang, Korea, in 1977. He received the B.S. in electrical engineering from Korea Advanced Institute of Science and Technology (KAIST), Daejeon, Korea, in 2000, and the M.S. and the Ph.D. degrees in electrical engineering

from Seoul National University, Seoul, Korea, in 2002 and 2007, respectively. From March 2007 to February 2008, he was a Postdoctoral Fellow at Seoul National University. In 2008, he joined the Department of Electronic Engineering at Myongji University, Yongin, Korea, where he is currently an Associate Professor. His current research interests include, design and characterization of non-volatile memory devices and nanoscale transistors including tunneling field-effect transistor (TFET).



**Dongsun Seo** received the B.S. and M.S. degrees in electronic engineering from Yonsei University, Seoul, Korea, in 1980 and 1985, respectively, and the Ph.D. degree in electrical engineering (optoelectronics) from the University of New Mexico, Albuquer-

que, USA, in 1989. In 1990, he joined the faculty of Myongji University, Yongin, Korea, where he is currently a Professor in the Department of Electronics. From 1994 to 1995, he was a Visiting Research Fellow at the Photonics Research Laboratory, University of Melbourne, Melbourne, Australia, and from 2002 to 2004, he was with Purdue University, West Lafayette, IN, USA, as a Visiting Research Professor in the School of Electrical and Computer Engineering. His current research interests are in the areas of ultra-short optical pulse sources, high-capacity optical data generation and transmission, semiconductor lasers, and photonics.

858



**Seongjae Cho** received the B.S. and the Ph.D. degrees in electrical engineering from Seoul National University, Seoul, Korea, in 2004 and 2010, respectively. He worked as an Exchange Researcher at the National Institute of Advanced Industrial

Science and Technology (AIST), Tsukuba, Japan, in 2009. Also, he worked as a Postdoctoral Researcher at Seoul National University in 2010 and at Stanford University, Stanford, CA, USA, from 2010 to 2013. He joined the Department of Electronics Engineering, Gachon University, Seongnam, Korea, in 2013, as an Assistant Professor. His current research interests include emerging memory technologies, advanced nanoscale CMOS devices, optical devices, Si and group-IV-driven optical interconnect, and electrical-optical integrated circuits. He is working as a Program Committee Member of the Korean Conference on Semiconductors (KCS) and Conference on Solid State Devices and Materials (SSDM). He is a Life Member of IEIE and a Member of IEEE Electron Devices Society (EDS) and Photonics Society. He received the Haedong Young Researcher Award in 2011 from IEIE.



**Byung-Gook Park** received the B.S. and the M.S. degrees in electronic engineering from Seoul National University in 1982 and 1984, respectively, and the Ph.D. degree in electrical engineering from Stanford University, Stanford, CA, in 1990.

From 1990 to 1993, he was with AT&T Bell Laboratories, where he contributed to the development of 0.1-µm CMOS and its characterization. From 1993 to 1994, he was with Texas Instruments, developing 0.25-µm CMOS. In 1994, he joined Seoul National University as an Assistant Professor in the School of Electrical Engineering (SoEE), where he is currently a Professor. He led the Inter-university Semiconductor Research Center (ISRC), Seoul National University, as the Director from June 2008 to June 2010. His current research interests include the design and fabrication of nanoscale CMOS, Si quantum devices, emerging memory technologies, and neuromorphic systems. He has authored and co-authored more than 950 research papers in journals and conferences. Prof. Park has served as a committee member on several international conferences including Microprocesses and Nanotechnology, International Electron Devices Meeting (IEDM), Conference on Solid State Devices and Materials (SSDM), and IEEE Silicon Nanoelectronics Workshop (SNW) and served as an Editor of IEEE Electron Device Letters. He received Best Teacher Award from SoEE of Seoul National University in 1997, Doyeon Award from Creative Research from ISRC in 2003, Haedong Paper Award from the Institute of Electronic Engineers of Korea (IEEK) in 2005, and Educational Award from College of Engineering, Seoul National University, in 2006. He received Haedong Academic Research Award from IEEK in 2008. He received the Minister Award for Nano Research Innovation from the Korean Ministry of Science, ICT and Future Planning in 2013.