DOI QR코드

DOI QR Code

A Constructing the Efficiency Multiple Output Switching Function of the Combinational Logic Systems

조합논리시스템의 효율적인 다중출력스위칭함수 구성

  • Park, Chun-Myoung (Department of Computer Engineering, Korea National University of Transportation)
  • 박춘명 (한국교통대학교 컴퓨터공학과)
  • Received : 2016.08.30
  • Accepted : 2016.12.18
  • Published : 2017.01.25

Abstract

This paper presents a method of constructing the efficiency multiple output switching function of the combinational logic systems. The proposed method reduce the optimized input variable pair and output variable pair after we obtained the final multiple output switching function which was time based multiplexing and obtained the common multiple end node extension logic decision diagram. Also the proposed method have an advantage of the cost, input-output node number, circuit simplification, increment of the arithmetic speed, and more regularity and extensibility compare with previous method.

본 논문에서는 조합논리스템의 효율적인 다중출력스위칭함수 구성의 한 가지 방법을 제안하였다. 제안한 방법의 시간영역기반의 멀티플렉싱을 기반으로 공통다중종단노드확장논리결정도를 도출하여 최종 조합논리시스템의 다중출력스위칭함수를 구하므로 기존의 시간영역기반의 멀티플렉싱에 비해 최적화된 입력변수의 쌍과 출력변수 쌍을 상당히 줄일 수 있으며, 또한 코스트 면에서도 유리하다. 또한, 입출력단자 수의 감소, 회로구성의 간략화, 연산속도의 향상 등의 이점이 있으며 기존의 방법에 비해 좀 더 정규성과 확장성이 용이하다.

Keywords

References

  1. D. B.West, Introduction to Graph Theory, Prentice-Hall, 2003.
  2. R. J.Wilson and J.J.Watkins, GRAPH an Introductory Approach, John Wiley & Sons, Inc. 2006.
  3. Andrey Mokhov, "Algebra of switching networks," IET Computers & Digital Techniques, Vol. 9, Issue : 4, pp. 197-205, 2015. https://doi.org/10.1049/iet-cdt.2014.0135
  4. Y.L. Wu, C.N. Sze, C.C. Cheung, and H. Fan,"On improved graph-based alternative wiring scheme for multi-level logic optimization," Electronics, Circuits and Systems, The 7th IEEE International Conference on ICECS 2000, Vol. 2, pp. 654-657, 2000.
  5. R.K.Brayton, G.D.Hachtel, C.T.McMullen and A.L.Sangionanni-Vincentelli, Logic Minimization Algorithms for VLSI Synthesis, Kluwer Academic Publishers, 1984.
  6. L.C. Liao, C.T. Pan, and T.L. Jong,"Switching Flow-Graph Modeling Technique for Three-Phase Inverters," IEEE Transactions on Industrial Electronics, Vol. 55, Issue : 4, pp. 1603-1613, 2008. https://doi.org/10.1109/TIE.2008.918618
  7. S. Biswas, E.M. Petriu, and S.R. Das,"Space Compactor Design in VLSI Circuits Based on Graph Theoretic Concepts," IEEE Instrumentationand Measurement Technology Conference Proceedings, Vol. 1, pp. 178-183, 2005.
  8. E. Hrynkiewicz, and D. Polok,"Seeking for decomposition of a Boolean function in the reed-muller spectral domain by Means of permutation between function variables," Mixed Design of Integrated Circuits & Systems (MIXDES), Proceedings of the 21st International Conference, pp. 262-266, 2014.