DOI QR코드

DOI QR Code

A Low Power SAR ADC with Enhanced SNDR for Sensor Application

신호 대 잡음비가 향상된 센서 신호 측정용 저 전력 SAR형 A/D 변환기

  • 정찬경 (서경대학교 전자컴퓨터공학과) ;
  • 임신일 (서경대학교 전자공학과)
  • Received : 2017.11.09
  • Accepted : 2018.01.26
  • Published : 2018.01.31

Abstract

This paper describes a low-power, SNDR (signal-to-noise and distortion ration) enhanced SAR (successive approximation register) type 12b ADC (analog-to-digital converter) with noise shaping technique. For low power consumption and small chip size of the DAC (digital-to-analog converter), the top plate sampling technique and the dummy capacitor switching technique are used to implement 12b operation with a 10b capacitor array in DAC. Noise shaping technique is applied to improve the SNDR by reducing the errors from the mismatching of DAC capacitor arrays, the errors caused by attenuation capacitor and the errors from the comparator noise. The proposed SAR ADC is designed with a $0.18{\mu}m$ CMOS process. The simulation results show that the SNDR of the SAR ADC without the noise shaping technique is 71 dB and that of the SAR ADC with the noise shaping technique is 84 dB. We can achieve the 13 dB improvement in SNDR with this noise shaping technique. The power consumption is $73.8{\mu}W$ and the FoM (figure-of-merit) is 5.2fJ/conversion-step.

Keywords

References

  1. C.B. Park, S.I. Lim, "A Low Noise Low Power Capacitive Instrument Amplifier for Bio-Potential Detection," J. Sens. Sci. Tech., Vol. 26(5), pp. 342-347, Sep. 2017. https://doi.org/10.5369/JSST.2017.26.5.342
  2. K. C. An, S.I. Lim, "A 15b High Resolution Hybrid A/D Converter with On-Chip Filter," J. Sens. Sci. Tech, Vol. 26(5), pp. 348-352, Sep. 2017. https://doi.org/10.5369/JSST.2017.26.5.348
  3. S.C. Rho, S.I. Lim, "Design of a 12b SAR ADC for DMPPT Control in a Photovoltaic System," IEIE Tran. on Smart Proc. & Comp., Vol. 4(3), pp. 189-193, June. 2015. https://doi.org/10.5573/IEIESPC.2015.4.3.189
  4. S.M. Sohn, I.S. Choi, S.I. Lim, J.Y. Kim, K.H. Cho, "ASIC design of DMPPT control for Photovoltaic Systems," Proc. of ISOCC 2013, Nov. 2013.
  5. J. Fredenburg, M. Flynn, "A 90MS/s 11MHz Bandwidth 62dB SNDR Noise-Shaping SAR ADC," IEEE ISSCC Dig. Tech. Papers, pp. 468-469, Feb. 2012.
  6. J. Lin, M. Miyahara, A. Matsuzawa, "A 15.5dB, Wide Signal Swing, Dynamic Amplifier Using a Common-mode Voltage Detection Technique," IEEE ISCAS, pp. 21-24, May, 2011.
  7. Sanyal. A, Nan Sun, "An energy Efficient Low Frequency Dependence Switching Technique for SAR ADCs," IEEE Circuits and System: Express Briefs, Vol 61(5), pp. 294-298, May. 2014. https://doi.org/10.1109/TCSII.2014.2304890
  8. Y.S. Shu, L.T. Kuo, T.Y. Lo, "An Oversampling SAR ADC With DAC Mismatch Error Shaping Achieving 105 dB SFDR and 101 dB SNDR Over 1kHz BW in 55 nm CMOS," IEEE JSSC, Vol 51(12), pp.2928-2940, 2016.
  9. P.Harpe, E. Cantatore, and A. van Roermun, "An oversampled 12/14b SAR ADC with noise reduction and linearity enhancements achieving up to 79.1 dB SNDR," IEEE ISSCC Dig. Tech. Papers, pp. 194-195, Feb. 2014.
  10. Chun-Cheng Liu, Mu-Chen Huang, "A 0.46 mW 5 MHz- BW 79.7 dB-SNDR Noise-Shaping SAR ADC with Dynamic-Amplifier-Based FIR-IIR Filter", IEEE ISSCC Dig. Tech. Papers, pp. 466-467, Feb. 2017.