DOI QR코드

DOI QR Code

Design of a Low Power Self-tuning Digital System Considering Aging Effects

노화효과를 고려한 저전력 셀프 튜닝 디지털 시스템의 설계

  • Received : 2018.05.10
  • Accepted : 2018.06.02
  • Published : 2018.06.30

Abstract

It has become ever harder to design reliable circuits with each nanometer technology node; under normal operation conditions, a transistor device can be affected by various aging effects resulting in performance degradation and eventually design failure. The reliability (aging) effect has traditionally been the area of process engineers. However, in the future, even the smallest of variations can slow down a transistor's switching speed, and an aging device may not perform adequately at a very low voltage. Therefore, circuit designers need to consider these reliability effects in the early stages of design to make sure there are enough margins for circuits to function correctly over their entire lifetime. However, such an approach excessively increases the size and power dissipation of a system. As the impact of reliability, new techniques in designing aging-resilient circuits are necessary to reduce the impact of the aging stresses on performance, power, and yield or to predict the failure of a system. Therefore, in this paper, a novel low power on-chip self-tuning circuit considering the aging effects has been proposed.

Keywords

References

  1. B. Paul, K. Kang, H. Kufluoglu, M. A. Alam, K. Roy, "Temporal Performance Degradation Under NBTI: Estimation and Design for Improved Reliability of Nanoscale Circuits," Proceedings of Design, Automation and Test in Europe, Vol. 1, pp. 1-6, 2006.
  2. H. Mostafa, M. Anis, M. Elmasry, "NBTI and Process Variations Compensation Circuits Using Adaptive Body Bias," IEEE transactions on semiconductor manufacturing, Vol. 25, No. 3, pp .460-467, 2012. https://doi.org/10.1109/TSM.2012.2192143
  3. Z. Gan, W. Wong, J. J. Liou, "Semiconductor Process Reliability in Practice," McGraw Hill, 2013.
  4. M. Agarwal, B. Paul, M. Zhang, S. Mitra, "Circuit Failure Prediction and Its Application to Transistor Aging," Proceedings of IEEE VLSI test symposium, pp. 277-286, 2007.
  5. K. K. Kim, H. Nan, K. Choi, "Power Gating for Ultra-low Voltage Nanometer ICs," Proceedings of IEEE International Circuits and Systems, pp. 1472-1475, 2010.