DOI QR코드

DOI QR Code

Study on Design Parameters of Substrate for PoP to Reduce Warpage Using Finite Element Method

PoP용 Substrate의 Warpage 감소를 위해 유한요소법을 이용한 설계 파라메타 연구

  • Cho, Seunghyun (Department of Mechanical Engineering, Dongyang Mirae University) ;
  • Lee, Sangsoo (Department of Mechanical Engineering, Dongyang Mirae University)
  • 조승현 (동양미래대학교 기계공학과) ;
  • 이상수 (동양미래대학교 기계공학과)
  • Received : 2020.08.10
  • Accepted : 2020.09.09
  • Published : 2020.09.30

Abstract

In this paper, we calculated the warpage of bare substrates and chip attached substrates by using FEM (Finite Element Method), and compared and analyzed the effect of the chips' attachment on warpage. Also, the effects of layer thickness of substrates for reducing warpage were analyzed and the conditions of layer thickness were analyzed by signal-to-noise ratio of Taguchi method. According to the analysis results, the direction of warpage pattern in substrates can change when chips are attached. Also, the warpage decreases as the difference in the CTE (coefficient of thermal expansion) between the top and bottom of the package decreases and the stiffness of the package increases after chips are loaded. In addition, according to the impact analysis of design parameters on substrates where chips are not attached, in order to reduce warpage, the inner layers of the circuit layer Cu1 and Cu4 has be controlled first, and then concentrated on the thickness of the solder resist on the bottom side and the thickness of the prepreg layer between Cu1 and Cu2.

본 논문에서는 FEM(유한요소) 기법을 사용하여 칩이 실장되는 않은 substrate와 칩이 실장된 substrate의 warpage를 해석하여 칩의 실장이 warpage에 미치는 영향을 비교·분석하였다. 또한, warpage를 감소시키기 위한 substrate의 층별 두께의 영향도 분석과 층별 두께 조건을 다구찌법에 의한 신호 대 잡음 비로 분석하였다. 해석 결과에 의하면 칩이 실장되면 substrate의 warpage는 패턴의 방향이 변할 수 있고, 칩이 실장되면서 패키지의 강성도(stiffness)가 증가하고, 패키지 상·하의 열팽창계수의 차이가 작아지면서 warpage는 감소하였다. 또한, 칩이 실장되지 않은 substrate를 대상으로 설계 파라메타의 영향도 분석 결과에 의하면 warpage를 감소시키기 위해서는 회로층 중에서 내층인 Cu1과 Cu4를 중점 관리하고, 다음으로 바닥면의 solder resist 층의 두께와 Cu1과 Cu2 사이의 프리프레그 층의 두께를 관리해야 한다.

Keywords

References

  1. M. Y. Tsi, C. H. J. Hsu, and C. T. O. Wang, "Investigation of thermomechanical behaviors of flip chip BGA packages during manufacturing process and thermal cycling", Components and Packaging Technologies, 27(3), 568 (2004). https://doi.org/10.1109/TCAPT.2004.831817
  2. R. Darveaux, C. Reichman, and N. Islam, "Interface Failure in Lead Free Solder Joints", Proc. 56th Electronic Components and Technology Conference (ECTC), San diego, 906 (2006).
  3. S. H. Cho, S. J. Cho, and J. Y. Lee, "Estimation of warpage and thermal stress of IVHs in flip-hip ball grid arrays package by FEM", Microelectronics Reliability, 48(2), 300 (2008). https://doi.org/10.1016/j.microrel.2007.06.001
  4. J. H. Lau and S. W. R. Lee, "Effects of Build-Up Printed Circuit Board Thickness in the Solder Joint Reliability of a Wafer Level Chip Scale Package(WLCSP)", Trans. Comp. Packag. Technol., 25(1), 51 (2002).
  5. S. H. Cho, H. I. Jung, and O. C. Bae, "Numerical Analysis on the Design Variables and Thickness Deviation Effects on Warpage of Substrate for FCCSP", J. Microelectron. Packag. Soc., 19(3), 57 (2012). https://doi.org/10.6117/kmeps.2012.19.3.057
  6. W. Sun, W. H. Zhu, C. K. Wang, A. Y. S. Sun, and H. B. Tan, "Warpage Simulation and DOE Analysis with Application in Package-on-Package Development", Proc. 9th Int. Conf. on Thermal, Mechanical and Multiphysics Simulation and Experiments in Micro-Electronics and Micro-Systems, Euro-SimE, Freiburg, 244, IEEE (2008).
  7. Y. L. Tzeng, N. Kao, E. Chen, J. Y. Lai, Y. P. Wang, and C. S. Hsiao, "Warpage and Stress Characteristic Analyses on Package-on-Package (PoP) Structure", Proc. 9th Electronics Packaging Technology Conference (EPTC), Singapore, 482, IEEE (2007).
  8. W. Sun, W. H. Zhu, K. S. Le, and H. B. Tan, "Simulation Study on the Warpage Behavior and Board-level Temperature Cycling Reliability of PoP Potentially for High-speed Memory Packaging", Proc. International Conference on Electronic Packaging Technology & High Density Packaging (ICEPTHDP), Shanghai, 978, IEEE (2008).
  9. C. M. Ryder, "Embedded components: A comparative analysis of reliability", Proc. IPC APEX, Las Vegas, 3156 (2011).
  10. S. H. Cho D. H. Kim, Y. G. Oh, J. T. Lee, and S. S. Cha, "A Study on the Parameters of Design for Warpage reduction of Passive components Embedded Substrate for PoP", J. Microelectron. Packag. Soc., 22(1), 75 (2015). https://doi.org/10.6117/kmeps.2015.22.1.075
  11. L. Boettcher, S. Karaszkiwicz, D. Manessis, and A. Ostmann, "Embedded chip technology: Technologies, applications, and future developments", Proc. SMTA, San Diego, 9 (2012).
  12. C. T. Ko, S. Chen, C. W. Chiang, T. Y. Kuo, Y. C. Shih, and Y. H. Chen, "Embedded active device packaging technology for next-generation chip-in-substrate package, CiSP", Proc. 56th Electronics Components and Technology Conference (ECTC), San Diego, 322, IEEE (2006).
  13. L. Boettcher, D. Manessis, A. Ostmann, and H. Reichel, "Realization of system in package modules by embedding of chips", Proc. IMAPS Device Packaging, Scottsdale, 397 (2008).
  14. H. W. Park, S. H. Cho, J. Kress, A. Bruderer, and N. Galster, "Dielectric composite material with good performance and process ability for embedding of active and passive components into PCBs", Proc. 63rd Electronic Components and Technology Conference (ECTC), Las Vegas, 1325, IEEE (2013).
  15. S. H. Cho, D. H. Kim, Y. G. Oh, J. T. Lee, and S. S. Cha, "A Study on the Parameters of Design for Warpage reduction of Passive components Embedded Substrate for PoP", J. Microelectron. Packag. Soc., 22(1), 75 (2015). https://doi.org/10.6117/kmeps.2015.22.1.075
  16. D. H. Park and T. S. Oh, "Reliability Characteristics of a Package-on-Package with Temperature/Humidity Test, Temperature Cycling Test, and High Temperature Storage Test", J. Microelectron. Packag. Soc., 23(3), 43 (2016). https://doi.org/10.6117/kmeps.2016.23.3.043
  17. S. Yi, K. O. Kim, D. W. Lee, H. W. Kim, and T. S. Jung, "Embedded passive device technology for wireless mobile devices", Microelectronics International, 30(1), 33 (2013). https://doi.org/10.1108/13565361311298213
  18. T. Snyder and S. Yi, "Thermal performance of embedded active chips", Proc. 9th International Microsystems, Packaging, Assembly and Circuits Technology Conference (IMPACT), 209 (2014).

Cited by

  1. 수치해석을 이용한 Package on Package용 PCB의 Warpage 감소를 위한 Unit과 Substrate 레벨의 강건설계 연구 vol.28, pp.4, 2020, https://doi.org/10.6117/kmeps.2021.28.4.031