• Title/Summary/Keyword: DRIE

Search Result 70, Processing Time 0.025 seconds

Development of Porous Silicon Electro-osmotic Pumps for High Flow Rate Per Current Flow Delivery of Organic Solvents (단위전류당 고유량 유기용매 이송을 위한 다공성 실리콘막 전기침투 펌프의 개발)

  • Kwon, Kil-Sung;Kim, Dae-Joong
    • Transactions of the Korean Society of Mechanical Engineers B
    • /
    • v.34 no.2
    • /
    • pp.105-111
    • /
    • 2010
  • Two types of electro-osmotic pumps were prepared: with anodized and DRIE porous silicon. The pump performance was characterized for both types in terms of flow rate and flow rate per current using organic solvents. Both types of electro-osmotic pumps showed a better performance compared to porous glass electro-osmotic pumps. The DRIE porous silicon electro-osmotic pump especially demonstrated an excellent flow rate and flow rate per current performance. The DRIE porous silicon electro-osmotic pump is expected to help in the development of electro-osmotic pumps and micropumps in general due to the recently widespread availability of DRIE processes.

Optimization of Fused Quartz Cantilever DRIE Process and Study on Q-factors (비정질 수정 캔틸레버의 식각 공정 최적화 및 Q-factor 연구)

  • Song, Eun-Seok;Kim, Yong-Kweon;Baek, Chang-Wook
    • The Transactions of The Korean Institute of Electrical Engineers
    • /
    • v.60 no.2
    • /
    • pp.362-369
    • /
    • 2011
  • In this paper, optimal deep reactive ion etching (DRIE) process conditions for fused quartz were experimentally determined by Taguchi method, and fused quartz-based micro cantilevers were fabricated. In addition, comparative study on Q-factors of fused quartz and silicon micro cantilevers was performed. Using a silicon layer as an etch mask for fused quartz DRIE process, different 9 flow rate conditions of $C_4F_8$, $O_2$ and He gases were tested and the optimum combination of these factors was estimated. Micro cantilevers based on fused quartz were fabricated from this optimal DRIE condition. Through conventional silicon DRIE process, single-crystalline silicon micro cantilevers whose dimensions were similar to those of quartz cantilevers were also fabricated. Mechanical Q-factors were calculated to compare intrinsic damping properties of those two materials. Resonant frequencies and Q-factors were measured for the cantilevers having fixed widths and thicknesses and different lengths. The Q-factors were in a range of 64,000 - 108,000 for fused quartz cantilevers and 31,000 - 35,000 for silicon cantilevers. The experimental results supported that fused quartz had a good intrinsic damping property compared to that of single crystalline silicon.

Fabrication of 3-Dimensional Microstructures for Bulk Micromachining by SDB and Electrochemical Etch-Stop (SDB와 전기화학적 식각정지에 의한 벌크 마이크로머신용 3차원 미세구조물 제작)

  • 정귀상;김재민;윤석진
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.15 no.11
    • /
    • pp.958-962
    • /
    • 2002
  • This paper reports on the fabrication of free-standing microstructures by DRIE (deep reactive ion etching). SOI (Si-on-insulator) structures with buried cavities are fabricated by SDB (Si-wafer direct bonding) technology and electrochemical etch-stop. The cavity was formed the upper handling wafer by Si anisotropic etch technique. SDB process was performed to seal the formed cavity under vacuum condition at -760 mmHg. In the SDB process, captured air and moisture inside of the cavities were removed by making channels towards outside. After annealing (100$0^{\circ}C$, 60 min.), the SDB SOI structure with a accurate thickness and a good roughness was thinned by electrochemical etch-stop in TMAH solution. Finally, it was fabricated free-standing microstructures by DRIE. This result indicates that the fabrication technology of free-standing microstructures by combination SDB, electrochemical etch-stop and DRIE provides a powerful and versatile alternative process for high-performance bulk micromachining in MEMS fields.

Optimization for Fused Quartz DRIE using Taguchi Method (다구치 방법을 이용한 비정질 수정 건식 식각 최적화)

  • Song, Eun-Seok;Jung, Hyung-Kyun;Hwang, Young-Seok;Hyun, Ik-Jae;Kim, Yong-Kwon;Beak, Chang-Wook
    • Proceedings of the KIEE Conference
    • /
    • 2008.10a
    • /
    • pp.129-130
    • /
    • 2008
  • In this paper, optimal DRIE process conditions for fused quartz are experimentally determined by Taguchi method to develop high-performance inertial sensors based on the fused quartz material, which is known to have high Q-factors. Using Si layer as an etch mask, which was formed by previously developed bonding process of the fused quartz and Si wafer, fused quartz DRIE process was performed. Different 9 flow rate conditions of $C_4F_8$, $O_2$, He gas have been tested and the optimum combination of these factors was estimated. By this work, the ability to fabricate high aspect ratio fused quartz structure was confirmed.

  • PDF

Fabrication of 3-dimensional microstructures for bulk micromachining (블크 마이크로 머신용 미세구조물의 제작)

  • 최성규;남효덕;정연식;류지구;정귀상
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2001.07a
    • /
    • pp.741-744
    • /
    • 2001
  • This paper described on the fabrication of microstructures by DRIE(Deep Reactive Ion Etching). SOI(Si-on-insulator) electric devices with buried cavities are fabricated by SDB technology and electrochemical etch-stop. The cavity was fabricated the upper handling wafer by Si anisotropic etch technique. SDB process was performed to seal the fabricated cavity under vacuum condition at -760 mm Hg. In the SDB process, captured air and moisture inside of the cavities were removed by making channels towards outside. After annealing(1000$^{\circ}C$, 60 min.), the SDB SOI structure was thinned by electrochemical etch-stop. Finally, it was fabricated microstructures by DRIE as well as a accurate thickness control and a good flatness.

  • PDF

The Fabrication of SOB SOI Structures with Buried Cavity for Bulk Micro Machining Applications

  • Kim, Jae-Min;Lee, Jong-Chun;Chung, Gwiy-Sang
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2002.07b
    • /
    • pp.739-742
    • /
    • 2002
  • This paper described on the fabrication of microstructures by DRIE(deep reactive ion etching). SOI(Si-on-insulator) electric devices with buried cavities are fabricated by SDB technology and electrochemical etch-stop. The cavity was fabricated the upper handling wafer by Si anisotropic etch technique. SDB process was performed to seal the fabricated cavity under vacuum condition at -760 mmHg. In the SDB process, captured air and moisture inside of the cavities were removed by making channels towards outside. After annealing($1000^{\circ}C$, 60 min.), The SDB SOI structure was thinned by electrochemical etch-stop. Finally, it was fabricated microstructures by DRIE as well as an accurate thickness control and a good flatness.

  • PDF

Fbrication of tapered Via hole on Si wafer for non-defect Cu filling (결함없는 구리 충진을 위한 경사벽을 갖는 Via 홀 형성 연구)

  • Kim, In-Rak;Lee, Yeong-Gon;Lee, Wang-Gu;Jeong, Jae-Pil
    • Proceedings of the Korean Institute of Surface Engineering Conference
    • /
    • 2009.05a
    • /
    • pp.239-241
    • /
    • 2009
  • DRIE(Deep Ion Reactive Etching) 공정은 실리콘 웨이퍼를 식각하는 기술로서 Si wafer 비아 홀 제조에 주로 사용되고 있다. 즉, DRIE 공정은 식각 및 보호층 증착을 반복함으로써 직진성 식각을 가능하게 하는 공정이다. 또한, 3차원 적층 실장에서 Si wafer 비아 홀에 결함없이 효과적으로 구리 충진을 하기 위해서는 직각형 via보다 경사벽을 가진 via가 형상적으로 유리하다. 본 연구에서는 3차원 적층을 위한 Si wafer 비아 홀의 결함 없는 효과적인 구리 충진을 위해, DRIE 공정을 이용하여 기존의 경사벽을 가지는 via 흘 형성 공정보다 더욱 효과적인 공정을 개발하였다.

  • PDF

Parametric Study of Picosecond Laser Hole Drilling for TSV (피코초 레이저의 공정변수에 따른 TSV 드릴링 특성연구)

  • Shin, Dong-Sig;Suh, Jeong;Kim, Jeng-O
    • Laser Solutions
    • /
    • v.13 no.4
    • /
    • pp.7-13
    • /
    • 2010
  • Today, the most common process for generating Through Silicon Vias (TSVs) for 3D ICs is Deep Reactive Ion Etching (DRIE), which allows for high aspect ratio blind holes with low surface roughness. However, the DRIE process requires a vacuum environment and the use of expensive masks. The advantage of using lasers for TSV drilling is the higher flexibility they allow during manufacturing, because neither vacuum nor lithography or masks arc required and because lasers can be applied even to metal and to dielectric layers other than silicon. However, conventional nanosecond lasers have the disadvantage of causing heat affection around the target area. By contrast, the use of a picosecond laser enables the precise generation of TSVs with less heat affected zone. In this study, we conducted a comparison of thermalization effects around laser-drilled holes when using a picosecond laser set for a high pulse energy range and a low pulse energy range. Notably, the low pulse energy picosecond laser process reduced the experimentally recast layer, surface debris and melts around the hole better than the high pulse energy process.

  • PDF

Effect of Process Parameters on TSV Formation Using Deep Reactive Ion Etching (DRIE 공정 변수에 따른 TSV 형성에 미치는 영향)

  • Kim, Kwang-Seok;Lee, Young-Chul;Ahn, Jee-Hyuk;Song, Jun Yeob;Yoo, Choong D.;Jung, Seung-Boo
    • Korean Journal of Metals and Materials
    • /
    • v.48 no.11
    • /
    • pp.1028-1034
    • /
    • 2010
  • In the development of 3D package, through silicon via (TSV) formation technology by using deep reactive ion etching (DRIE) is one of the key processes. We performed the Bosch process, which consists of sequentially alternating the etch and passivation steps using $SF_6$ with $O_2$ and $C_4F_8$ plasma, respectively. We investigated the effect of changing variables on vias: the gas flow time, the ratio of $O_2$ gas, source and bias power, and process time. Each parameter plays a critical role in obtaining a specified via profile. Analysis of via profiles shows that the gas flow time is the most critical process parameter. A high source power accelerated more etchant species fluorine ions toward the silicon wafer and improved their directionality. With $O_2$ gas addition, there is an optimized condition to form the desired vertical interconnection. Overall, the etching rate decreased when the process time was longer.