• Title/Summary/Keyword: selective epitaxial growth

Search Result 32, Processing Time 0.026 seconds

A Study of I-V characteristics for elevated source/drain structure MOSFET use of silicon selective epitaxial growth (Silicon Selective Epitaxial Growth를 이용한 Elevated Source/Drain의 높이가 MOSFET의 전류-전압 특성에 미치는 영향 연구)

  • Lee, Ki-Am;Kim, Young-Shin;Pak, Jung-Ho
    • Proceedings of the KIEE Conference
    • /
    • 2001.07c
    • /
    • pp.1357-1359
    • /
    • 2001
  • 0.2${\mu}m$ 이하의 최소 선폭을 가지는 소자를 구현할 때 drain induced barrier lowering (DIBL)이나 hot electron effect와 같은 short channel effect (SCE)가 나타나며 이로 인하여 소자의 신뢰성이 악화되기도 한다. 이를 개선하기 위한 방법 중 하나가 silicon selective epitaxial growth (SEG)를 이용한 elevated source/drain (ESD) 구조이다. 본 연 구에서는 silicon selective epitaxial growth를 이용하여 elevated source/drain 구조를 갖는 MOSFET 소자와 일반적인 MOSFET 구조를 갖는 소자와의 차이를 elevated source/drain의 높이 변화에 따른 전류 전압 특성을 이용하여 비교, 분석하였으며 그 결과 elevated source/drain 구조가 short channel effect를 감소시킴을 확인할 수 있었다.

  • PDF

Optimization of Selective Epitaxial Growth of Silicon in LPCVD

  • Cheong, Woo-Seok
    • ETRI Journal
    • /
    • v.25 no.6
    • /
    • pp.503-509
    • /
    • 2003
  • Selective epitaxial growth (SEG) of silicon has attracted considerable attention for its good electrical properties and advantages in building microstructures in high-density devices. However, SEG problems, such as an unclear process window, selectivity loss, and nonuniformity have often made application difficult. In our study, we derived processing diagrams for SEG from thermodynamics on gas-phase reactions so that we could predict the SEG process zone for low pressure chemical vapor deposition. In addition, with the help of both the concept of the effective supersaturation ratio and three kinds of E-beam patterns, we evaluated and controlled selectivity loss and non-uniformity in SEG, which is affected by the loading effect. To optimize the SEG process, we propose two practical methods: One deals with cleaning the wafer, and the other involves inserting dummy active patterns into the wide insulator to prevent the silicon from nucleating.

  • PDF

Selective Epitaxial Growth of Si and SiGe using Si-Ge-H-Cl System for Self-Aligned HBT Applications (Si-Ge-H-Cl 계를 이용한 자기정렬 HBT용 Si 및 SiGe의 선택적 에피성장)

  • 김상훈;박찬우;이승윤;심규환;강진영
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.16 no.7
    • /
    • pp.573-578
    • /
    • 2003
  • Low temperature selective epitaxial growth of Si and SiGe has been obtained using an industrial single wafer chemical vapor deposition module operating at reduced pressure. Epitaxial Si and heteroepitaxial SiGe deposition with Ge content about 20 % has been studied as extrinsic base for self-aligned heterojunction bipolar transistors(HBTs), which helps to reduce the parasitic resistance to obtain higher maximum oscillation frequencies(f$\_$max/). The dependence of Si and SiGe deposition rates on exposed windows and their evolution with the addition of HCl to the gas mixture are investigated. SiH$_2$Cl$_2$ was used as the source of Si SEG(Selective Epitaxial Growth) and GeH$_4$ was added to grow SiGe SEG. The addition of HCl into the gas mixture allows increasing an incubation time even low growth temperature of 675∼725$^{\circ}C$. In addition, the selectivity is enhanced for the SiGe alloy and it was proposed that the incubation time for the polycrystalline deposit on the oxide is increased probably due to GeO formation. On the other hand, when only SiGe SEG(Selective Epitaxial Growth) layer is used for extrinsic base, it shows a higher sheet resistance with Ti-silicide because of Ge segregation to the interface, but in case of Si or Si/SiGe SEG layer, the sheet resistance is decreased up to 70 %.

Application of selective Epitaxial Growth of Silicon on MEMS Structure (실리콘 선택적 기상 성장을 이용한 마이크로 센서에 응용되는 구조물 제조법)

  • Pak, J.Jung-Ho;Kim, Jong-Kwan;Kim, Sang-Young;Sung, Yung-Kwon
    • Proceedings of the KIEE Conference
    • /
    • 1995.07c
    • /
    • pp.1025-1027
    • /
    • 1995
  • SEG(Selective Epitaxial Growth) and ELO(Epitaxial Lateral Growth) of Silicon offer new opportunities in the fabrication of MEMS(Micro Electro-Mechanical Systems) structures. SEG of silicon enables the stacking of junctions in addition to those resulting from the standard bipolar process and this properly was utilized for the fabrication of an improved-performance color sensor. When the crystalline growth takes place through the seed windows and proceeds over the dielectric, after reaching the surface, it form an ELO silicon layer and this ELO-Si can be modified into various structures for MEMS application such as cantilevers, beams, diaphragms.

  • PDF

SEG Applications for Semiconductor Devices (선택적 단결정 실리콘 성장의 반도체 소자 적용)

  • Cheong, Woo-Seok
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2005.07a
    • /
    • pp.9-10
    • /
    • 2005
  • Process diagrams of selective epitaxial growth of silicon(SEG) could be developed from CVD thermodynamics. They could not only be helpful with understanding of the mechanism, but also offer good processing guidelines in manufacturing high density devices. Through the process optimization skill, applications of SEG to high-density device structures could be possible without problems such as loading effect and facet generation, with producing outstanding electronic properties.

  • PDF

Growth and Etching of Epitaxial Layer and Polysilicon for the Selective Epitaxy (선택적 에피택시를 위한 에피택셜층 및 폴리실리콘의 성장과 에칭)

  • 조경익;김창수
    • Journal of the Korean Institute of Telematics and Electronics
    • /
    • v.22 no.1
    • /
    • pp.34-40
    • /
    • 1985
  • An investigation has been made on the growth phenomena of epitaxial layer and polysilicon from SiH2 Cl2 in H2 and the etch phenomena of them from HCI in H2, at the system pressures of 1.0 atm (atmospheric process) and 0.1 attn (reduced pressure process). From the experimental equations for the growth rates and etch rates. the relevant process conditions for the selective epitaxy are predicted for the case of using mixtures of SiH2Cl2 and HCI in H2. As a result, it is found that selective epitaxial growth region exists in the concentration range investigated for the reduced pressure process but it does not for the atmospheric Process. This is due to the differences in the growth rates and etch rates at atmospheric and reduced pressure.

  • PDF

Low-Temperature Selective Epitaxial Growth of SiGe using a Cyclic Process of Deposition-and-Etching (증착과 식각의 연속 공정을 이용한 저온 선택적 실리콘-게르마늄 에피 성장)

  • 김상훈;이승윤;박찬우;심규환;강진영
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.16 no.8
    • /
    • pp.657-662
    • /
    • 2003
  • This paper presents a new fabrication method of selective SiGe epitaxial growth at 650 $^{\circ}C$ on (100) silicon wafer with oxide patterns by reduced pressure chemical vapor deposition. The new method is characterized by a cyclic process, which is composed of two parts: initially, selective SiGe epitaxy layer is grown on exposed bare silicon during a short incubation time by SiH$_4$/GeH$_4$/HCl/H$_2$system and followed etching step is achieved to remove the SiGe nuclei on oxide by HCl/H$_2$system without source gas flow. As a result, we noted that the addition of HCl serves not only to reduce the growth rate on bare Si, but also to suppress the nucleation on SiO$_2$. In addition, we confirmed that the incubation period is regenerated after etching step, so it is possible to grow thick SiGe epitaxial layer sustaining the selectivity. The effect of the addition of HCl and dopants incorporation was investigated.

SiGe Nanostructure Fabrication Using Selective Epitaxial Growth and Self-Assembled Nanotemplates

  • Park, Sang-Joon;Lee, Heung-Soon;Hwang, In-Chan;Son, Jong-Yeog;Kim, Hyung-Jun
    • Proceedings of the Materials Research Society of Korea Conference
    • /
    • 2009.05a
    • /
    • pp.24.2-24.2
    • /
    • 2009
  • Nanostuctures such as nanodot and nanowire have been extensively studied as building blocks for nanoscale devices. However, the direct growth of the nanostuctures at the desired position is one of the most important requirements for realization of the practical devices with high integrity. Self-assembled nanotemplate is one of viable methods to produce highly-ordered nanostructures because it exhibits the highly ordered nanometer-sized pattern without resorting to lithography techniques. And selective epitaxial growth (SEG) can be a proper method for nanostructure fabrication because selective growth on the patterned openings obtained from nanotemplate can be a proper direction to achieve high level of control and reproducibility of nanostructucture fabrication. Especially, SiGe has led to the development of semiconductor devices in which the band structure is varied by the composition and strain distribution, and nanostructures of SiGe has represented new class of devices such nanowire metal-oxide-semiconductor field-effect transistors and photovoltaics. So, in this study, various shaped SiGe nanostructures were selectively grown on Si substrate through ultrahigh vacuum chemical vapor deposition (UHV-CVD) of SiGe on the hexagonally arranged Si openings obtained using nanotemplates. We adopted two types of nanotemplates in this study; anodic aluminum oxide (AAO) and diblock copolymer of PS-b-PMMA. Well ordered and various shaped nanostructure of SiGe, nanodots and nanowire, were fabricated on Si openings by combining SEG of SiGe to self-assembled nanotemplates. Nanostructure fabrication method adopted in this study will open up the easy way to produce the integrated nanoelectronic device arrays using the well ordered nano-building blocks obtained from the combination of SEG and self-assembled nanotemplates.

  • PDF

4H-SiC(0001) Epilayer Growth and Electrical Property of Schottky Diode (4H-SiC(0001) Epilayer 성장 및 쇼트키 다이오드의 전기적 특성)

  • Park, Chi-Kwon;Lee, Won-Jae;Nishino Shigehiro;Shin, Byoung-Chul
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.19 no.4
    • /
    • pp.344-349
    • /
    • 2006
  • A sublimation epitaxial method, referred to as the Closed Space Technique (CST) was adopted to produce thick SiC epitaxial layers for power device applications. We aimed to systematically investigate the dependence of SiC epilayer quality and growth rate during the sublimation growth using the CST method on various process parameters such as the growth temperature and working pressure. The etched surface of a SiC epitaxial layer grown with low growth rate $(30{\mu}m/h)$ exhibited low etch pit density (EPD) of ${\sim}2000/cm^2$ and a low micropipe density (MPD) of $2/cm^2$. The etched surface of a SiC epitaxial layer grown with high growth rate (above $100{\mu}m/h$) contained a high EPD of ${\sim}3500/cm^2$ and a high MPD of ${\sim}500/cm^2$, which indicates that high growth rate aids the formation of dislocations and micropipes in the epitaxial layer. We also investigated the Schottky barrier diode (SBD) characteristics including a carrier density and depletion layer for Ni/SiC structure and finally proposed a MESFET device fabricated by using selective epilayer process.

Selective Si Epitaxy for Device Isolation (소자분리를 위한 선택적 실리콘 에피택시)

  • Yang, Jeon Wook;Cho, Kyoung Ik;Park, Sin Chong
    • Journal of the Korean Institute of Telematics and Electronics
    • /
    • v.23 no.6
    • /
    • pp.801-806
    • /
    • 1986
  • The effect of SiH2Cl2 -HCl gas on the growth rate of epitaxial layer is studied. The temperature, pressure and gas mixing ratio of SiH2Cl2 and HCl are varied to study the growth rate dependence and selective Si epitaxy. The P-n junction diode is fabricated on the epitaxial layer and electrical characteristics are examined. Also, using selective Si epitaxy, a possibility of thin dielectric isolation process, that gives an independent isolation width on the mask dimension, is examined.

  • PDF