• Title/Summary/Keyword: trench structure

Search Result 176, Processing Time 0.03 seconds

Electro-optical Characteristics of Full-HD LCOS Depending on the Trench Structure between Adjacent Pixels (Full-HD LCOS의 이웃한 픽셀 사이의 Trench구조 변화에 따른 전기광학적 특성 분석)

  • SonHong, Hong-Bae;Kim, Min-Seok;Kang, Jung-Wwon
    • Journal of the Semiconductor & Display Technology
    • /
    • v.8 no.2
    • /
    • pp.59-62
    • /
    • 2009
  • In order to check the validation of LC simulation, 0.7 inch LCOS panel in full-HD resolution was fabricated and used for the electro-optical measurement. Compared the measured data with the calculated data, the averaged difference was 1.72% under 0 ~ +6 V bias on pixel electrode. To improve the optical characteristics of full-HD LCOS panel, the planar structure and trench structures (0.1 um, 0.2 um and 0.3 um-in-depth) between adjacent pixels were investigated with LC simulation. The planar structure showed the higher reflectance and faster reflectance-voltage response time than the trench structure. The optical fill factor and contrast ratio of planar structure were also higher than those of trench structures. As compared 1 um-in-depth trench structure resembled to the real structure with the planar structure, the optical fill factor was improved by 1.15% and the contrast ratio was improved by 5.26%. In order to minimize the loss of luminance and contrast ratio, the planar structure need to be applied between adjacent pixels.

  • PDF

The Characteristics of a Dual gate Trench Emitter IGBT (이중 Gate를 갖는 Trench Emitter IGBT의 특성)

  • Gang, Yeong-Su;Jeong, Sang-Gu
    • The Transactions of the Korean Institute of Electrical Engineers C
    • /
    • v.49 no.9
    • /
    • pp.523-526
    • /
    • 2000
  • A dual gate trench emitter IGBT structure is proposed and studied numerically using the device simulator MEDICI. The on-state forward voltage drop latch-up current density turn-off time and breakdown voltage of the proposed structure are compared with those of the conventional DMOS-IGBT and trench gate IGBT structures. The proposed structure forms an additional channel and increases collector current level resulting in reduction of on -state forward voltage drop. In addition the trench emitter increases latch-up current density by 148% in comparison with that for the conventional DMOS-IGBT and by 83% compared with that for the trench gate IGBT without degradation in breakdown voltage when the half trench gate width(Tgw) and trench emitter depth(Ted) are fixed at $1.5\mum\; and\; 2\mum$, respectively

  • PDF

Optical power enhancement of superluminescent diodes utilizing trench (Trench 구조를 이용한 단일모드형 고휘도 발광소자의 광출력 증가)

  • Yoo, Young-Chae;Han, Il-Ki;Lee, Jung-Il
    • Journal of the Korean Vacuum Society
    • /
    • v.16 no.5
    • /
    • pp.353-358
    • /
    • 2007
  • J-shaped superluminescent diodes (SLD) utilizing trench structure have been fabricated on the multiple quantum dots epi-structure with its ground state energy wavelength of $1.3\;{\mu}m$. It was observed that optical power was drastically increased up to 20 times in comparison with that of SLD without trench structure, The electroluminescence characteristics showed that the peak intensity of excited state was several ten times higher in the SLD with trench than without trench structure. It is explained that the optical power enhancement of J-shaped SLD with trench structure resulted from the drastic increase of peak intensity of excited state.

The Study of WET Cleaning Effect on Deep Trench Structure for Trench MOSFET Technology (Trench MOSFET Technology의 Deep Trench 구조에서 WET Cleaning 영향에 대한 연구)

  • Kim, Sang-Yong;Jeong, Woo-Yang;Yi, Keun-Man;Kim, Chang-Il
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2009.06a
    • /
    • pp.88-89
    • /
    • 2009
  • In this paper, we investigated about wet cleaning effect as deep trench formation methods for Power chip devices. Deep trench structure was classified by two methods, PSU (Poly Stick Up) and Non-PSU structure. In this paper, we could remove residue defect during wet. cleaning after deep trench etch process for non-PSU structure device as to change wet cleaning process condition. V-SEM result showed void image at the trench bottom site due to residue defect and residue component was oxide by EDS analysis. In order to find the reason of happening residue defect, we experimented about various process conditions. So, defect source was that oxide film was re-deposited at trench bottom by changed to hydrophobic property at substrate during hard mask removal process. Therefore, in order to removal residue defect, we added in-situ SCI during hard mask removal process, and defect was removed perfectly. And WLR (Wafer Level Reliability) test result was no difference between normal and optimized process condition.

  • PDF

Fabrication of a low-power 1×2 polymeric thermo-optic switch with a trench structure (트렌치 구조를 이용한 저전력 1×2 폴리머 열 광학 스위치의 제작)

  • 여동민;김기홍;신상영
    • Korean Journal of Optics and Photonics
    • /
    • v.14 no.1
    • /
    • pp.33-37
    • /
    • 2003
  • A low-power $1{\times}2$ polymeric thermo-optic switch with a trench structure is proposed and fabricated. The trench structure in the optimized region slows down the heat flow from the electrodes, which contributes to the reduction of power consumption. The temperature distribution in the polymer layers has been adjusted to increase the temperature gradient between the two arms of the Y-branch. For comparison, a $1{\times}2$ polymeric thermo-optic switch with no trench structure is fabricated together on the same substrate. In the device with a trench structure, the measured crosstalk is less than -17.0 dB for TE polarization.-15.0 dB for TM polarization. The power consumption is about 66 mW, which is 25% less than that of the device with no trench structure.

A Trench Structure for Low Bending Loss of Bent Optical Waveguides (원형으로 굽은 광도파로의 low bending loss를 위한 trench 구조설계: 원통좌표계 FD-BPM)

  • 한영진;김창민
    • Korean Journal of Optics and Photonics
    • /
    • v.6 no.4
    • /
    • pp.373-378
    • /
    • 1995
  • Bending losses of bent optical waveguides are calculated by virtue of the finite difference-beam p propagation method in the cylindrical coordinate system. In order to minimize the radiating losses of bent optical waveguides, we apply the trench structure to the bent waveguides and perform the a analysis to keep track of: 1) the influence of curvature radius on the bending loss without the trench, 2) the influence of curvature radius and refractive index difference on the bending loss with the trench, 3) the influence of the trench width on the bending loss.

  • PDF

A Study on the Charge Balance Characteristics of Super Junction MOSFET with Deep-Trench Technology (Deep-Trench 기술을 적용한 Super Junction MOSFET의 Charge Balance 특성에 관한 연구)

  • Choi, Jong-Mun;Huh, Yoon-Young;Cheong, Heon-Seok;Kang, Ey-Goo
    • Journal of IKEEE
    • /
    • v.25 no.2
    • /
    • pp.356-361
    • /
    • 2021
  • Super Junction structure is the proposed structure to minimize the Trade-off phenomenon of power devices. Super Junction can have On-resistance(Ron) characteristics as less as five times than conventional structure. There are process methods that Multi-Epi and Deep-Trench of Super Junction structure. The reason for this is that Deep-Trench process is known to be a relatively difficult manufacturing method because it is easy to form a P-Pillar by burying impurities on top of a silicon substrate through a Deep-Trench process. However, the structure created by the Deep-Trench process has low On-resistance and high breakdown voltage, showing better efficiency. In this paper, we suggested a novel method in the process and designed structure with Charge Balance theory.

A New Junction Termination Structure by Employing Trench and FLR (Trench와 FLR을 이용한 새로운 접합 마감 구조)

  • 하민우;오재근;최연익;한민구
    • The Transactions of the Korean Institute of Electrical Engineers C
    • /
    • v.52 no.6
    • /
    • pp.257-260
    • /
    • 2003
  • We have proposed the junction termination structure of IGBT (Insulated Gate Bipolar Transistor) by employing trench and FLR (Field Limiting Ring), which decrease the junction termination area at the same breakdown voltage. Our proposed junction termination structure, trench FLR is verified by numerical simulator MEDICI. In 600V rated device, the junction termination area is decreased 20% compared with that of the conventional FLR structure. The breakdown voltage of trench FLR with 4 trenches is 768 V, 99 % of ideal parallel-plane junction(1-D) $BV_ceo$.

Improvement of Electrical Characteristics of Vertical NPT Trench Gate IGBT using Trench Emitter Electrode (트랜치 에미터 전극을 이용한 수직형 NPI 트랜치 게이트 IGBT의 전기적 특성 향상 연구)

  • Lee Jong-Seok;Kang Ey-Goo;Sung Man-Young
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.19 no.10
    • /
    • pp.912-917
    • /
    • 2006
  • In this paper, Trench emitter electrode IGBT structure is proposed and studied numerically using the device simulator, MEDICI. The breakdown voltage, on-state voltage drop, latch up current density and turn-off time of the proposed structure are compared with those of the conventional trench gate IGBT(TIGBT) structures. Enhancement of the breakdown voltage by 19 % is obtained in the proposed structure due to dispersion of electric field at the edge of the bottom trench gate by trench emitter electrode. In addition, the on-state voltage drop and the latch up current density are improved by 25 %, 16 % respectively. However increase of turn-off time in proposed structures are negligible.

A Novel 1700V 4H-SiC Double Trench MOSFET Structure for Low Switching Loss (스위칭 손실을 줄인 1700 V 4H-SiC Double Trench MOSFET 구조)

  • Na, Jae-Yeop;Jung, Hang-San;Kim, Kwang-Su
    • Journal of IKEEE
    • /
    • v.25 no.1
    • /
    • pp.15-24
    • /
    • 2021
  • In this paper, 1700 V EPDT (Extended P+ shielding floating gate Double Trench) MOSFET structure, which has a smaller switching time and loss than CDT (Conventional Double Trench) MOSFET, is proposed. The proposed EPDT MOSFET structure extended the P+ shielding area of the source trench in the CDT MOSFET structure and divided the gate into N+ and floating P- polysilicon gate. By comparing the two structures through Sentaurus TCAD simulation, the on-resistance was almost unchanged, but Crss (Gate-Drain Capacitance) decreased by 32.54 % and 65.5 %, when 0 V and 7 V was applied to the gate respectively. Therefore, the switching time and loss were reduced by 45 %, 32.6 % respectively, which shows that switching performance was greatly improved.