CMOS IC 패키지의 스위치 특성 해석 및 최적설계

A New CMOS IC Package Design Methodology Based on the Analysis of Switching Characteristics

  • 박영준 (한양대학교 전자공학과) ;
  • 어영선 (한양대학교 전자공학과)
  • 발행 : 1998.10.01

초록

A new design methodology for the shortchannel CMOS IC-package is presented. It is developed by representing the package inductance with an effective lumpedinductance. The worst case maximum-simultaneous-switching noise (SSN) and gate propagation delay due to the package are modeled in terms of driver geometry, the maximum number of simultaneous switching drivers, and the effective inductance. The SSN variations according to load capacitances are investigated with this model. The package design techniques based on the proposed guidelines are verified by performing HSPICE simulations with the $0.35\mu\textrm{m}$ CMOS model parameters.

키워드