Implementation of Ternary Adder and Multiplier Using Current-Mode CMOS

전류모드 CMOS에 의한 3치 가산기 및 승산기의 구현

  • 성현경 (상지대학교 컴퓨터정보공학부)
  • Published : 2006.10.27

Abstract

In this paper, the Ternary adder and multiplier are implemented by current-mode CMOS. First, we implement the ternary T-gate using current-mode CMOS which have an effective availability of integrated circuit design. Second, we implement the circuits to be realized 2-variable ternary addition table and multiplication table over finite fields GF(3) with the ternary T-gates. Finally, these operation circuits are simulated by Spice under $1.5{\mu}m$ CMOS standard technology, $1.5{\mu}m$ unit current, and 3.3V VDD voltage. The simulation results have shown the satisfying current characteristics. The ternary adder and multiplier implemented by current-mode CMOS are simple and regular for wire routing and possess the property of modularity with cell array.

Keywords