Implementation of ATPG for IdDQ testing in CMOS VLSI

CMOS VLSI의 IDDQ 테스팅을 위한 ATPG 구현

  • 김강철 (진주산업대학교 전자계산학과) ;
  • 류진수 (경상대학교 전자공학과, 자동화및 컴퓨터 응용기술연구소 연구원) ;
  • 한석붕 (경상대학교 전자공학과, 자동화및 컴퓨터 응용기술연구소 연구원)
  • Published : 1996.03.01

Abstract

As the density of VLSI increases, the conventional logic testing is not sufficient to completely detect the new faults generated in design and fabrication processing. Recently, IDDQ testing becomes very attractive since it can overcome the limitations of logic testing. In this paper, G-ATPG (gyeongsang automatic test pattern genrator) is designed which is able to be adapted to IDDQ testing for combinational CMOS VLSI. In G-ATPG, stuck-at, transistor stuck-on, GOS (gate oxide short)or bridging faults which can occur within priitive gate or XOR is modelled to primitive fault patterns and the concept of a fault-sensitizing gate is used to simulate only gates that need to sensitize the faulty gate because IDDQ test does not require the process of fault propagation. Primitive fault patterns are graded to reduce CPU time for the gates in a circuit whenever a test pattern is generated. the simulation results in bench mark circuits show that CPU time and fault coverage are enhanced more than the conventional ATPG using IDDQ test.

Keywords