A Study on Capacitance Enhancement by Hemispherical Grain Silicon and Process Condition Properties

Hemispherical Grain Silicon에 의한 정전용량 확보 및 공정조건 특성에 관한 연구

  • 정양희 (여수대학교 전기공학과) ;
  • 정재영 (여수대학교 전기공학과) ;
  • 이승희 (현대반도체 공정기술팀) ;
  • 강성준 (여수대학교 반도체ㆍ응용물리학과) ;
  • 이보희 (세명대학교 전기공학과) ;
  • 유일현 (세명대학교 물리학과) ;
  • 최남섭 (여수대학교 전기공학과)
  • Published : 2000.11.01

Abstract

The box capacitor structure with HSG-Si described here reliably achieves a cell capacitance of 28fF with a cell area of a $0.4820\mum^2$ for 128Mbit DRAM. An HSG-Si formation technology with seeding method, which employs Si2H6 molecule irradiation and annealing, was applied for realizing 64Mbit and larger DRAMS. By using this technique, grain size controlled HSG-Si can be fabricated on in-situ phosphorous doped amorphous silicon electrodes. The HSG-Si fabrication technology achieves twice the storage capacitance with high reliability for the stacked capacitors.The box capacitor structure with HSG-Si described here reliably achieves a cell capacitance of 28fF with a cell area of a $0.4820\mum^2$ for 128Mbit DRAM. An HSG-Si formation technology with seeding method, which employs Si2H6 molecule irradiation and annealing, was applied for realizing 64Mbit and larger DRAMS. By using this technique, grain size controlled HSG-Si can be fabricated on in-situ phosphorous doped amorphous silicon electrodes. The HSG-Si fabrication technology achieves twice the storage capacitance with high reliability for the stacked capacitors.

Keywords