DOI QR코드

DOI QR Code

A 1.8 V 40-MS/sec 10-bit 0.18-㎛ CMOS Pipelined ADC using a Bootstrapped Switch with Constant Resistance

  • Eo, Ji-Hun (Department of Electronic Engineering, Kumoh National Institute of Technology) ;
  • Kim, Sang-Hun (Department of Electronic Engineering, Kumoh National Institute of Technology) ;
  • Kim, Mun-Gyu (Department of Electronic Engineering, Kumoh National Institute of Technology) ;
  • Jang, Young-Chan (Department of Electronic Engineering, Kumoh National Institute of Technology)
  • 투고 : 2012.02.02
  • 심사 : 2012.02.27
  • 발행 : 2012.03.31

초록

A 40-MS/sec 10-bit pipelined analog to digital converter (ADC) with a 1.2 Vpp differential input signal is proposed. The implemented pipelined ADC consists of eight stages of 1.5 bit/stage, one stage of 2 bit/stage, a digital error correction block, band-gap reference circuit & reference driver, and clock generator. The 1.5 bit/stage consists of a sub-ADC, digital to analog (DAC), and gain stage, and the 2.0 bit/stage consists of only a 2-bit sub-ADC. A bootstrapped switch with a constant resistance is proposed to improve the linearity of the input switch. It reduces the maximum VGS variation of the conventional bootstrapped switch by 67%. The proposed bootstrapped switch is used in the first 1.5 bit/stage instead of a sample-hold amplifier (SHA). This results in the reduction of the hardware and power consumption. It also increases the input bandwidth and dynamic performance. A reference voltage for the ADC is driven by using an on-chip reference driver without an external reference. A digital error correction with a redundancy is also used to compensate for analog noise such as an input offset voltage of a comparator and a gain error of a gain stage. The proposed pipelined ADC is implemented by using a 0.18-${\mu}m$ 1- poly 5-metal CMOS process with a 1.8 V supply. The total area including a power decoupling capacitor and the power consumption are 0.95 $mm^2$ and 51.5 mW, respectively. The signal-to-noise and distortion ratio (SNDR) is 56.15 dB at the Nyquist frequency, resulting in an effective number of bits (ENOB) of 9.03 bits.

키워드

참고문헌

  1. A. M. Abo and P. R. Gray, "A 1.5V, 10-bit, 14.3-MS/s CMOS pipeline analog-to-digital converter," IEEE Journal of Solid-State Circuits, vol. 34, no. 5, pp. 599-606, 1999. https://doi.org/10.1109/4.760369
  2. S. C. Lee, K. D. Kim, J. K. Kwon, J. Kim, and S. H. Lee, "A 10- bit 400-MS/s 160-mW 0.13-/spl mu/m CMOS dual-channel pipeline ADC without channel mismatch calibration," IEEE Journal of Solid-State Circuits, vol. 41, no. 7, pp. 1596-1605, 2006. https://doi.org/10.1109/JSSC.2006.873862
  3. H. C. Choi, Y. J. Kim, M. H. Lee, Y. L. Kim, and S. H. Lee, "A 12b 50 MS/s 10.2 mA 0.18 $\mu m$ CMOS Nyquist ADC with a fully differential class-AB switched OP-AMP," Proceedings of the IEEE Symposium on VLSI Circuits, Honolulu: Hawaii, pp. 220- 221, 2008.
  4. P. Huang, S. Hsien, V. Lu, P. Wan, S. C. Lee, W. Liu, B. W Chen, Y. P. Lee, W. T. Chen, T. Y. Yang, G. K. Ma, and Y. Chiu, "SHA-less pipelined ADC converting 10th Nyquist band with insitu clock-skew calibration," Proceeding of the IEEE Custom Integrated Circuits Conference, San Jose: CA, pp. 1-4, 2010.
  5. S. H. Kim, Y. H. Lee, H. J. Chung, and Y. C. Jang, "A bootstrapped analog switch with constant on-resistance," IEICE Transaction on Electronics, vol. E94C, no. 6, pp. 1069-1071, 2011.