DOI QR코드

DOI QR Code

New Configuration of a PLDRO with an Interconnected Dual PLL Structure for K-Band Application

  • Jeon, Yuseok (Research and Development Department, Broadern Inc.) ;
  • Bang, Sungil (Division of Electronic and Electric Engineering, Dankook University)
  • Received : 2017.03.21
  • Accepted : 2017.07.11
  • Published : 2017.07.31

Abstract

A phase-locked dielectric resonator oscillator (PLDRO) is an essential component of millimeter-wave communication, in which phase noise is critical for satisfactory performance. The general structure of a PLDRO typically includes a dual loop of digital phase-locked loop (PLL) and analog PLL. A dual-loop PLDRO structure is generally used. The digital PLL generates an internal voltage controlled crystal oscillator (VCXO) frequency locked to an external reference frequency, and the analog PLL loop generates a DRO frequency locked to an internal VCXO frequency. A dual loop is used to ease the phase-locked frequency by using an internal VCXO. However, some of the output frequencies in each PLL structure worsen the phase noise because of the N divider ratio increase in the digital phase-locked loop integrated circuit. This study examines the design aspects of an interconnected PLL structure. In the proposed structure, the voltage tuning; which uses a varactor diode for the phase tracking of VCXO to match with the external reference) port of the VCXO in the digital PLL is controlled by one output port of the frequency divider in the analog PLL. We compare the proposed scheme with a typical PLDRO in terms of phase noise to show that the proposed structure has no performance degradation.

Keywords

References

  1. X. Gai, G. Liu, S. Chartier, A. Trasser, and H. Schumacher, "A PLL with ultra low phase noise for millimeter wave applications," in Proceeding of the 40th European Microwave Conference (EuMC), Paris, France, 2010, pp. 69-72.
  2. W. I. Chang and C. S. Park, "Implementation of a PLDRO with a fractional multiple frequency of reference," Progress in Electromagnetics Research Letters, vol. 46, pp. 13-18, 2014.
  3. A. Lazaro, D. Girbau, P. De Paco, and L. Pradell, "Low cost PLDROs for LMDS/MVDS applications for 40 GHz band," in Proceedings of the 32nd European Microwave Conference (EuMC), Milan, Italy, 2002, pp. 1-4.
  4. Performance characteristics for intermediate data rate digital carriers using convolutional encoding/Viterbi encoding and QPSK modulation (QPSK/IDR), Intelsat Earth Station Standards, IESS-308, 1998.
  5. S. Long, "Phase locked loop circuits," UCSB/ECE Department, 2008 [Online]. Available: http://www.ece.ucsb.edu/Faculty/rodwell/Classes/ece218b/notes/PLL_intro_FMD_FS.pdf.
  6. K. K. Kan, "A 2-V 1.8-GHz fully-integrated CMOS frequency synthesizer for DCS-1800 wireless systems," PhD dissertation, Hong Kong University of Science and Technology, 1999.
  7. B. Razavi, "A study of phase noise in CMOS oscillators," IEEE Journal of Solid-State Circuit, vol. 31, no. 3, pp. 331-343, 1996. https://doi.org/10.1109/4.494195
  8. A. Brillant, "Understanding phase-locked DRO design aspects," Microwave Journal, vol. 42, no. 9, p. 22, 2000.