System-On-Panel을 위한 다치 논리 곱셈기 설계

Multiple-Valued Logic Multiplier for System-On-Panel

  • 발행 : 2007.02.25

초록

본 논문에서는 저온 다결정 실리콘 공정에서 얻어지는 박막트랜지스터를 이용하여 $7{\times}7$ 병렬처리 곱셈기를 설계하였다. 7개의 부분곱은 Folding 회로를 기본으로 설계된 다치 논리 회로(7-3 Compressor)와 3-2 Compressor를 통해 2비트로 출력되어 Carry Propagating Adder로 전달되는 구조를 통해 Carry전달 지연을 최소화하여 연산속도를 향상시켰다. 그리고 전류모드로 동작하는 곱셈기에서 사용되는 전류원을 부분적으로 차단함으로써 전력소모를 감소시켰다. HSPICE 시뮬레이션 과정을 통해 제안된 곱셈기는 Wallace Tree 곱셈기에 비해 PDP(Power Delay Product)가 23%, EDP(Energy Delay Product)가 59%, 연산 속도가 47% 향상됨을 확인하였다.

We developed a $7{\times}7$ parallel multiplier using LTPS-TFT. The proposed multiplier has multi-valued logic 7-3 Compressor with folding, 3-2 Compressor, and final carry propagation adder. Architecture minimized the carry propagation. And power consumption reduced by switching the current source to the circuit which is operated in current mode. The proposed multiplier improved PDP by 23%, EDP by 59%, and propagation delay time by 47% compared with Wallace Tree multiplier.

키워드

참고문헌

  1. Shin-Hung Yeh, Wein-Town Sun, Chien-Chih Chen, Chien-Sheng Yang, 'A Novel Integrated DC-DC Converter Using LTPS TFT' SID'05, pp 1442-1445, 2005
  2. Hideki Asada, 'Invited Paper: Low-Power System-on-Glass LCD Technologies' SID'05, pp 1434-1437, 2005
  3. Kyungyoul Min, Changsik Yoo, 'System Interface for SoG in LTPS TFT Process' IMID'06, pp 1791-1794, 2006
  4. Myung-Kwan Ryu, Eok Su Kim, Yoon Boo Kook, Jung Ho Park, Bin Nal Yoon, Hyuk Soon Kwon, Hyun Ki Hwang, Gon Son, Cheon Hong Kim, Seung Soo Kim, Jung Mok Jun, and Jung Yeal Lee, '[Invited] SLS Crystallized Poly-Si TFT Technology' IMID'06, pp 501-504, 2006
  5. Fang-Tsun Chu, Ding-Kang Shih, Hung-Tse Chen, and Yung-Hui Yeh, 'Device Design Considerations and Uniformity Improvement for Low-Temperature Poly-Si TFTs Fabricated by Sequential Lateral Solidification Technology' IMID'06, pp 509-512, 2006
  6. Mehdi hatamian, Glenn L. Cash, 'A 70MHz 8bit ${\times}$ 8bit Parallel Pipelined Multiplier in 2.5um CMOS' IEEE J. Solid-State Circuits, vol.sc-21, No.4, pp 505-513, 1986 https://doi.org/10.1109/JSSC.1986.1052564
  7. Kaoru Awaka, Yutaka Toyonoh, Hiroshi Takahashi, '4-2 Compressor' United State Patent US 7,039,667, 2006
  8. Juergen Kernhof, Michiel A. Beunder, Bernd Hoefflinger, and Werner Haas, 'High-speed CMOS adder and multiplier modules for digital signal processing in a semicustom environment.', IEEE JSSC, vol. 24, pp. 570 - 575, June 1989 https://doi.org/10.1109/4.32009
  9. K. Wane Current, 'Current-Mode CMOS Multiple-Valued Logic Circuits' IEEE J. Solid-State Circuits, vol.29, No.2, pp 95-107, 1994 https://doi.org/10.1109/4.272112
  10. Myung-Jun Choe, Bang-Sup Song, and Kantilal Bacrania, 'An 8-b 100-MSample/s CMOS Pipelined Folding ADC' IEEE JSSC, Vol. 36, pp. 184 - 194, Feb 2001 https://doi.org/10.1109/4.902759